MPC5125YVN400 Freescale Semiconductor, MPC5125YVN400 Datasheet - Page 669

IC MCU 32BIT E300 324TEPBGA

MPC5125YVN400

Manufacturer Part Number
MPC5125YVN400
Description
IC MCU 32BIT E300 324TEPBGA
Manufacturer
Freescale Semiconductor
Series
MPC51xxr

Specifications of MPC5125YVN400

Core Processor
e300
Core Size
32-Bit
Speed
400MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, USB OTG
Peripherals
DMA, WDT
Number Of I /o
64
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.33 V ~ 1.47 V
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
324-PBGA
Processor Series
MPC51xx
Core
e300
Data Bus Width
32 bit
Development Tools By Supplier
TWR-MPC5125-KIT, TWR-SER, TWR-ELEV, TOWER
Maximum Clock Frequency
400 MHz
Operating Supply Voltage
1.4 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Data Ram Size
32 KB
I/o Voltage
3.3 V
Interface Type
CAN, I2C
Minimum Operating Temperature
- 40 C
Program Memory Size
32 bit
Cpu Speed
400MHz
Embedded Interface Type
CAN, I2C, SPI, UART, USB
Digital Ic Case Style
TEPBGA
No. Of Pins
324
Rohs Compliant
Yes
Cpu Family
MPC5xx
Device Core Size
32b
Frequency (max)
400MHz
Total Internal Ram Size
32KB
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
324
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC5125YVN400
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MPC5125YVN400
Manufacturer:
LTC
Quantity:
29
Part Number:
MPC5125YVN400
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
24.2.2.4
24.2.2.5
The PMC Wakeup Source Enable Register (PMC_PMCWSE) register can be used to enable or disable the
external deep sleep mode wakeup signals.
Freescale Semiconductor
Address: Base + 0x0C
Address: Base + 0x10
Reset
Reset
Reset
Reset
PMCSR
WSE7
WSE6
Field
Field
W
W
W
W
R
R
R
R
16
16
0
0
0
0
0
0
0
0
0
0
PMC Shadow Register (PMC_PMCSR)
PMC Wakeup Source Enable Register (PMC_PMCWSE)
Shadow Register. Holds the new CORE_PLL configuration to be used in the core PLL on-the-fly change
mode.
Deep sleep mode wake up signal enable 7. Reserved.
0 Wake up source is disabled.
1 Wake up source is enabled.
Deep sleep mode wake up signal enable 6. RTC.
0 Wake up source is disabled.
1 Wake up source is enabled.
17
17
0
0
0
0
0
0
0
0
1
1
Figure 24-5. PMC Wakeup Source Enable Register (PMC_PMCWSE)
18
18
0
0
0
0
0
0
0
0
2
2
Figure 24-4. PMC Shadow Register (PMC_PMCSR)
19
19
0
0
0
0
0
0
0
0
3
3
MPC5125 Microcontroller Reference Manual, Rev. 2
Table 24-6. PMC_PMCWSE field descriptions
Table 24-5. PMC_PMCSR field descriptions
20
20
4
0
0
0
0
4
0
0
0
0
21
21
0
0
0
0
0
0
0
0
5
5
22
22
0
0
0
0
0
0
0
0
6
6
23
23
0
0
0
0
0
0
0
0
7
7
Description
Description
WSE
24
24
8
0
0
0
0
8
0
0
7
0
WSE
25
25
9
0
0
0
9
0
0
6
0
WSE
10
26
10
26
0
0
0
0
0
5
0
Power Management Control Module (PMC)
WSE
11
27
11
27
0
0
0
0
0
4
0
PMCSR
WSE
12
28
12
28
0
0
0
0
0
3
0
Access: User read/write
Access: User read/write
WSE
13
29
13
29
0
0
0
0
0
2
0
WSE
14
30
14
30
0
0
0
0
0
1
0
WSE
15
31
15
31
24-5
0
0
0
0
0
0
0

Related parts for MPC5125YVN400