MPC5125YVN400 Freescale Semiconductor, MPC5125YVN400 Datasheet - Page 116

IC MCU 32BIT E300 324TEPBGA

MPC5125YVN400

Manufacturer Part Number
MPC5125YVN400
Description
IC MCU 32BIT E300 324TEPBGA
Manufacturer
Freescale Semiconductor
Series
MPC51xxr

Specifications of MPC5125YVN400

Core Processor
e300
Core Size
32-Bit
Speed
400MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, USB OTG
Peripherals
DMA, WDT
Number Of I /o
64
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.33 V ~ 1.47 V
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
324-PBGA
Processor Series
MPC51xx
Core
e300
Data Bus Width
32 bit
Development Tools By Supplier
TWR-MPC5125-KIT, TWR-SER, TWR-ELEV, TOWER
Maximum Clock Frequency
400 MHz
Operating Supply Voltage
1.4 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Data Ram Size
32 KB
I/o Voltage
3.3 V
Interface Type
CAN, I2C
Minimum Operating Temperature
- 40 C
Program Memory Size
32 bit
Cpu Speed
400MHz
Embedded Interface Type
CAN, I2C, SPI, UART, USB
Digital Ic Case Style
TEPBGA
No. Of Pins
324
Rohs Compliant
Yes
Cpu Family
MPC5xx
Device Core Size
32b
Frequency (max)
400MHz
Total Internal Ram Size
32KB
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
324
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC5125YVN400
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MPC5125YVN400
Manufacturer:
LTC
Quantity:
29
Part Number:
MPC5125YVN400
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Clocks and Low-Power Modes
1
5.3.1.7
The Bread Crumb Register (BCR), shown in
reset. Data in this register is not affected by PORESET, HRESET, or SRESET.
5-16
Address: Base + 0x14
The reset value is defined by the latched reset configuration word (RST_CONF). See
Reset
Reset
SYS_DIV
Field
W
W
R
R
16
0
0
0
0
Bread Crumb Register (BCR)
SYS_CLK Divide Ratio
Divide Factor
17
0
0
0
1
Figure 5-11. Shadow of System Clock Frequency Register (SCFR2S)
2.5
3.5
4.5
10
2
3
4
5
6
7
8
9
SYS_DIV
18
0
0
0
2
19
0
0
3
MPC5125 Microcontroller Reference Manual, Rev. 2
1
Bit Encoding
00_0000
00_0001
00_0010
00_0011
00_0100
00_0101
00_0110
00_1000
00_0111
00_1001
00_1010
00_1100
Table 5-11. SCFR2S field descriptions
20
4
0
0
1
21
0
0
5
1
Divide Factor
Figure
22
0
0
0
0
6
11
12
13
14
15
16
17
18
19
20
21
22
5-12, provides a mechanism for retaining data after
23
0
0
0
0
7
Description
Bit Encoding
00_1011
00_1101
00_1110
01_0000
00_1111
01_0001
01_0010
01_0100
01_0011
01_0101
01_0110
01_1000
24
8
0
0
0
0
25
9
0
0
0
0
All other settings are reserved.
Divide Factor
10
26
0
0
0
0
Table
23
24
25
26
27
28
29
30
31
32
33
11
27
0
0
0
0
4-2.
12
28
0
0
0
0
Freescale Semiconductor
Bit Encoding
Access: User read/write
01_0111
01_1001
01_1010
01_1100
01_1011
01_1101
01_1110
10_0000
01_1111
10_0001
10_0010
13
29
0
0
0
0
14
30
0
0
0
0
15
31
0
0
0
0

Related parts for MPC5125YVN400