MPC5125YVN400 Freescale Semiconductor, MPC5125YVN400 Datasheet - Page 557

IC MCU 32BIT E300 324TEPBGA

MPC5125YVN400

Manufacturer Part Number
MPC5125YVN400
Description
IC MCU 32BIT E300 324TEPBGA
Manufacturer
Freescale Semiconductor
Series
MPC51xxr

Specifications of MPC5125YVN400

Core Processor
e300
Core Size
32-Bit
Speed
400MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, USB OTG
Peripherals
DMA, WDT
Number Of I /o
64
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.33 V ~ 1.47 V
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
324-PBGA
Processor Series
MPC51xx
Core
e300
Data Bus Width
32 bit
Development Tools By Supplier
TWR-MPC5125-KIT, TWR-SER, TWR-ELEV, TOWER
Maximum Clock Frequency
400 MHz
Operating Supply Voltage
1.4 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Data Ram Size
32 KB
I/o Voltage
3.3 V
Interface Type
CAN, I2C
Minimum Operating Temperature
- 40 C
Program Memory Size
32 bit
Cpu Speed
400MHz
Embedded Interface Type
CAN, I2C, SPI, UART, USB
Digital Ic Case Style
TEPBGA
No. Of Pins
324
Rohs Compliant
Yes
Cpu Family
MPC5xx
Device Core Size
32b
Frequency (max)
400MHz
Total Internal Ram Size
32KB
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
324
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC5125YVN400
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MPC5125YVN400
Manufacturer:
LTC
Quantity:
29
Part Number:
MPC5125YVN400
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
21.2.1.2.5
21.2.1.2.6
Freescale Semiconductor
Address: Base + 0x114
Address: Base + 0x118
Reset
Reset
Reset
Reset
Field
NT
W
W
AT
W
W
R
R
R
R
16
16
0
0
0
0
0
0
0
0
SCLPC Status (LPC_SCLPC_S) Register
SCLPC Bytes Done (LPC_SCLPC_BD) Register
Abort termination. This bit is set to 1 if the packet has terminated abnormally (which is only possible if a FIFO
error occurred).
Note: This bit is ANDed with the AIE bit (see
Note: This bit (and any interrupt) is also cleared if: 1) the RC bit is set, 2) the ME bit is clear, or 3) restart
Normal termination. This bit is set to 1 when a complete packet has been transferred successfully.
Note: This bit is ANDed with the NIE bit (see
17
17
0
0
0
0
0
0
1
1
core. This bit is sticky. Write to 1 for clearing the bit and clearing the interrupt.
occurs.
core. This bit is sticky. Write to 1 for clearing the bit and clearing the interrupt.
Figure 21-16. SCLPC Bytes Done (LPC_SCLPC_BD) Register
18
18
0
0
0
0
0
0
2
2
Figure 21-15. SCLPC Status (LPC_SCLPC_S) Register
AT
19
19
0
0
0
0
0
3
3
MPC5125 Microcontroller Reference Manual, Rev. 2
Table 21-16. LPC_SCLPC_S field descriptions
20
20
4
0
0
0
0
4
0
0
21
21
0
0
0
0
0
0
5
5
22
22
0
0
0
0
0
0
6
6
BYTES DONE
BYTES DONE
NT
Table
23
Table
23
0
0
0
0
0
7
7
Description
21-15) to generate a single CPU interrupt signal to the
21-15) to generate a single CPU interrupt signal to the
24
24
8
0
0
0
0
8
0
0
25
25
9
0
0
0
0
9
0
0
10
26
10
26
0
0
0
0
0
0
11
27
11
27
0
0
0
0
0
0
LocalPlus Bus Controller (LPC)
12
28
12
28
0
0
0
0
0
0
Access: User read/write
Access: User read-only
13
29
13
29
0
0
0
0
0
0
14
30
14
30
0
0
0
0
0
0
21-17
15
31
15
31
0
0
0
0
0
0

Related parts for MPC5125YVN400