MPC8536DS Freescale Semiconductor, MPC8536DS Datasheet - Page 983

BOARD DEV SYSTEM MPC8536E

MPC8536DS

Manufacturer Part Number
MPC8536DS
Description
BOARD DEV SYSTEM MPC8536E
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8536DS

Contents
Board, Software and Documentation
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Operating Supply Voltage
- 0.3 V to + 1.21 V
Maximum Operating Temperature
+ 105 C
Data Ram Size
32 KB
Interface Type
SPI, USB
Program Memory Type
DDR2, DDR3, SDRAM
Core Size
32 Bit
Program Memory Size
544KB
Cpu Speed
1.5GHz
Digital Ic Case Style
BGA
No. Of Pins
783
Supply Voltage Range
0.95V To 1.05V
Rohs Compliant
Yes
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Freescale Semiconductor
This advertises to the Link Partner that the TBI supports PAUSE and Full Duplex mode and does not support Half Duplex
Set up the MII Mgmt for a write cycle to TBI’s AN Advertisement register (write the PHY address and Register address),
Set up the MII Mgmt for a read cycle to TBI’s Control register (write the PHY address and Register address),
Set up the MII Mgmt for a write cycle to TBI’s Control register (write the PHY address and Register address),
Set up the MII Mgmt for a write cycle to TBICON register (write the PHY address and Register address),
set source clock divide by 14 for example to insure that MDC clock speed is not greater than 2.5 MHz
This sets TBI in single clock mode and MII Mode off to enable communication with SerDes.
Writing to MII Mgmt Control with 16-bit data intended for TBI’s AN Advertisement register,
Perform an MII Mgmt read cycle to verify state of TBI Control Register (optional)
The AN Advertisement register is at offset address 0x04 from the TBI’s address.
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
Table 14-192. SGMII Mode Register Initialization Steps (continued)
(Uses the TBI address and Register address placed in MIIMADD register),
Writing to MII Mgmt Control with 16-bit data intended for TBICON register,
the control register (CR) is at offset address 0x00 from the TBI’s address.
the control register (CR) is at offset address 0x00 from the TBI’s address.
The TBICON register is at offset address 0x11 from the TBI’s address.
read the MIIMSTAT and look for AN Enable and other bit information.
MIIMIND ---> [0000_0000_0000_0000_0000_0000_0000_0000]
MIIMIND ---> [0000_0000_0000_0000_0000_0000_0000_0000]
MIIMIND ---> [0000_0000_0000_0000_0000_0000_0000_0000]
MIIMCON[0000_0000_0000_0000_0000_0000_0010_0000]
MIIMCON[0000_0000_0000_0000_0000_0001_1010_0000]
MIIMADD[0000_0000_0000_0000_0001_0000_0000_0000]
MIIMADD[0000_0000_0000_0000_0001_0000_0001_0001]
MIIMADD[0000_0000_0000_0000_0001_0000_0000_0100]
MIIMADD[0000_0000_0000_0000_0001_0000_0000_0000]
MIIMCFG[0000_0000_0000_0000_000_0000_0000_0101]
Read MII Mgmt Indicator register and check for Busy = 0,
Read MII Mgmt Indicator register and check for Busy = 0,
Read MII Mgmt Indicator register and check for Busy = 0,
TBIPA[0000_0000_0000_0000_0000_0000_0001_0000]
This indicates that the eTSEC MII Mgmt bus is idle.
This indicates that the write cycle was completed.
This indicates that the write cycle was completed.
Check to see if MII Mgmt write is complete.
Check to see if MII Mgmt write is complete.
Perform an MII Mgmt write cycle to TBI.
Perform an MII Mgmt write cycle to TBI.
Assign a Physical address to the TBI,
Additional SerDes setup as required
Setup the MII Mgmt clock speed,
Clear MIIMCOM[Read Cycle]
Set MIIMCOM[Read Cycle]
When MIIMIND[BUSY] = 0,
set to 16, for example.
mode.
Enhanced Three-Speed Ethernet Controllers
14-235

Related parts for MPC8536DS