MPC8536DS Freescale Semiconductor, MPC8536DS Datasheet - Page 63

BOARD DEV SYSTEM MPC8536E

MPC8536DS

Manufacturer Part Number
MPC8536DS
Description
BOARD DEV SYSTEM MPC8536E
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8536DS

Contents
Board, Software and Documentation
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Operating Supply Voltage
- 0.3 V to + 1.21 V
Maximum Operating Temperature
+ 105 C
Data Ram Size
32 KB
Interface Type
SPI, USB
Program Memory Type
DDR2, DDR3, SDRAM
Core Size
32 Bit
Program Memory Size
544KB
Cpu Speed
1.5GHz
Digital Ic Case Style
BGA
No. Of Pins
783
Supply Voltage Range
0.95V To 1.05V
Rohs Compliant
Yes
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Figure
Number
13-11
13-12
13-13
13-14
13-15
13-16
13-17
13-18
13-19
13-20
13-21
13-22
13-23
13-24
13-25
13-26
13-27
13-28
13-29
13-30
13-31
13-32
13-33
13-34
13-35
13-36
13-37
13-38
13-39
13-40
13-41
13-42
13-43
13-44
13-45
Freescale Semiconductor
Basic eLBC Bus Cycle with LALE, TA, and LCSn ........................................................... 13-46
Special Operation Initiation Register (LSOR) .................................................................... 13-25
UPM Refresh Timer (LURT) .............................................................................................. 13-25
Transfer Error Status Register (LTESR) ............................................................................. 13-26
Transfer Error Check Disable Register (LTEDR) ............................................................... 13-28
Transfer Error Interrupt Enable Register (LTEIR).............................................................. 13-29
Transfer Error Attributes Register (LTEATR...................................................................... 13-30
Transfer Error Address Register (LTEAR) ......................................................................... 13-31
Transfer Error ECC Register (LTECCR) ............................................................................ 13-32
Local Bus Configuration Register....................................................................................... 13-32
Clock Ratio Register (LCRR) ............................................................................................. 13-34
Flash Mode Register ........................................................................................................... 13-35
Flash Instruction Register ................................................................................................... 13-37
Flash Command Register .................................................................................................... 13-38
Flash Block Address Register ............................................................................................. 13-39
Flash Page Address Register, Small Page Device (ORx[PGS] = 0) ................................... 13-39
Flash Page Address Register, Large Page Device (ORx[PGS] = 1) ................................... 13-39
Flash Byte Count Register .................................................................................................. 13-41
Flash ECC Blockn Register (FECC0–FECC3)................................................................... 13-41
Basic Operation of Memory Controllers in the eLBC ........................................................ 13-43
Example of 8-Bit GPCM Writing 32 Bytes to Address 0x5420 (LCRR[PBYP] = 0) ........ 13-45
eLBC Bus Cycles in PLL Mode (GPCM and UPM only) .................................................. 13-48
eLBC Bus Cycles in PLL-bypassed Mode (GPCM and UPM only) .................................. 13-48
Enhanced Local Bus to GPCM Device Interface................................................................ 13-49
GPCM Basic Read Timing (XACS = 0, ACS = 1x, TRLX = 0) ........................................ 13-49
GPCM General Read Timing Parameters ........................................................................... 13-50
GPCM General Write Timing Parameters .......................................................................... 13-51
GPCM Basic Write Timing
GPCM Relaxed Timing Back-to-Back Reads
GPCM Relaxed Timing Back-to-Back Writes
GPCM Relaxed Timing Write
GPCM Relaxed Timing Write
GPCM Read Followed by Read (TRLX = 0, EHTR = 0, Fastest Timing) ......................... 13-57
GPCM Read Followed by Write
External Termination of GPCM Access.............................................................................. 13-58
(XACS = 0, ACS = 00, CSNT = 1, SCY = 1, TRLX = 0) ............................................. 13-53
(XACS = 0, ACS = 1x, SCY = 1, CSNT = 0, TRLX = 1, EHTR = 0) .......................... 13-54
(XACS = 0, ACS = 1x, SCY = 0, CSNT = 0, TRLX = 1) ............................................. 13-55
(XACS = 0, ACS = 10, SCY = 0, CSNT = 1, TRLX = 1) ............................................. 13-55
(XACS = 0, ACS = 00, SCY = 1, CSNT = 1, TRLX = 1) ............................................. 13-56
(TRLX = 0, EHTR = 1, One-Cycle Extended Hold Time on Reads) ............................ 13-57
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
Figures
Title
Number
Page
lxiii

Related parts for MPC8536DS