MPC8536DS Freescale Semiconductor, MPC8536DS Datasheet - Page 1465

BOARD DEV SYSTEM MPC8536E

MPC8536DS

Manufacturer Part Number
MPC8536DS
Description
BOARD DEV SYSTEM MPC8536E
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8536DS

Contents
Board, Software and Documentation
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Operating Supply Voltage
- 0.3 V to + 1.21 V
Maximum Operating Temperature
+ 105 C
Data Ram Size
32 KB
Interface Type
SPI, USB
Program Memory Type
DDR2, DDR3, SDRAM
Core Size
32 Bit
Program Memory Size
544KB
Cpu Speed
1.5GHz
Digital Ic Case Style
BGA
No. Of Pins
783
Supply Voltage Range
0.95V To 1.05V
Rohs Compliant
Yes
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
On the successful completion of the packet(s) described by the dTD, the active bit in the dTD will be
cleared and the next pointer will be followed when the Terminate bit is clear. When the Terminate bit is
set, the USB controller will flush the endpoint/direction and cease operations for that endpoint/direction.
On the unsuccessful completion of a packet (see long packet above), the dQH will be left pointing to the
dTD that was in error. In order to recover from this error condition, the DCD must properly re-initialize
the dQH by clearing the active bit and update the nextTD pointer before attempting to re-prime the
endpoint.
There is no required interaction with the DCD for handling such errors.
21.8.3.4.1
Freescale Semiconductor
A short packet (number of bytes < maximum packet length) was received. *** This is a successful
transfer completion; DCD must check Total Bytes in dTD to determine the number of bytes that
are remaining. From the total bytes remaining in the dTD, the DCD can compute the actual bytes
received.
A long packet was received (number of bytes > maximum packet size) OR (total bytes received >
total bytes specified). *** This is an error condition. The device controller will discard the
remaining packet, and set the Buffer Error bit in the dTD. In addition, the endpoint will be flushed
and the USBERR interrupt will become active.
1
2
All packet level errors such as a missing handshake or CRC error will be
retried automatically by the device controller.
Interrupt/Bulk Endpoint Bus Response Matrix
Force Bit Stuff Error.
NYET/ACK—NYET unless the Transfer Descriptor has packets remaining according to the
USB variable length protocol then ACK.
SYSERR—System error should never occur when the latency FIFOs are correctly sized and
the DCD is responsive.
Invalid
Setup
Ping
Out
In
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
Table 21-87. Interrupt/Bulk Endpoint Bus Response Matrix
STALL
STALL
STALL
Ignore
Ignore
Stall
Primed
Ignore
Ignore
NAK
NAK
NAK
Not
Receive + NYET/ACK
NOTE
Transmit
Primed
Ignore
Ignore
ACK
2
Underflow
BS Error
Ignore
N/A
N/A
N/A
1
Universal Serial Bus Interfaces
Overflow
Ignore
NAK
N/A
N/A
N/A
21-131

Related parts for MPC8536DS