MPC8536DS Freescale Semiconductor, MPC8536DS Datasheet - Page 365

BOARD DEV SYSTEM MPC8536E

MPC8536DS

Manufacturer Part Number
MPC8536DS
Description
BOARD DEV SYSTEM MPC8536E
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8536DS

Contents
Board, Software and Documentation
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Operating Supply Voltage
- 0.3 V to + 1.21 V
Maximum Operating Temperature
+ 105 C
Data Ram Size
32 KB
Interface Type
SPI, USB
Program Memory Type
DDR2, DDR3, SDRAM
Core Size
32 Bit
Program Memory Size
544KB
Cpu Speed
1.5GHz
Digital Ic Case Style
BGA
No. Of Pins
783
Supply Voltage Range
0.95V To 1.05V
Rohs Compliant
Yes
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Freescale Semiconductor
ACTTOACT
Parameter
WRTORD
ADD_LAT
REFREC
WR_LAT
WRREC
Table 8-69. Programming Differences Between Memory Types (continued)
Refresh Recovery
Write Recovery
Activate A to Activate B
Write to Read Timing
Additive Latency
Write Latency
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
Description
DDR3
DDR3
DDR2
DDR3
DDR3
DDR2
DDR3
DDR2
DDR3
DDR2
DDR2
DDR2
Recovery, to the specifications for the memory
used (T
Recovery, to the specifications for the memory
used (T
the memory used (t
the memory used (t
DDR_SDRAM_CFG_2[OBC_CFG] is set, then
this should be programmed to t
cycles.
the memory used (t
the memory used (t
the memory used (t
the memory used (t
If DDR_SDRAM_CFG_2[OBC_CFG] is set, then
this should be programmed to t
cycles.
must be set to a value less than
TIMING_CFG_1[ACTTORW]
must be set to a value less than
TIMING_CFG_1[ACTTORW]
Should be set to CAS latency – 1 cycle. For
example, if the CAS latency if 5 cycles, then this
field should be set to 100 (4 cycles).
Should be set to the desired write latency. Note
that DDR3 SDRAMs do not necessarily require
the write latency to equal the CAS latency minus
1 cycle.
Should be set, along with the Extended Refresh
Should be set, along with the Extended Refresh
Should be set according to the specifications for
Should be set according to the specifications for
Should be set according to the specifications for
Should be set according to the specifications for
Should be set according to the specifications for
Should be set according to the specifications for
Should be set to the desired additive latency. This
Should be set to the desired additive latency. This
RFC
RFC
)
)
Differences
WR
WR
RRD
RRD)
WTR
WTR
)
). If
)
)
)
WR
WTR
+ 2 DRAM
+ 2 DRAM
DDR Memory Controller
Section/page
8.4.1.6/8-19
8.4.1.6/8-19
8.4.1.6/8-19
8.4.1.6/8-19
8.4.1.7/8-21
8.4.1.7/8-21
8-91

Related parts for MPC8536DS