MPC8536DS Freescale Semiconductor, MPC8536DS Datasheet - Page 189

BOARD DEV SYSTEM MPC8536E

MPC8536DS

Manufacturer Part Number
MPC8536DS
Description
BOARD DEV SYSTEM MPC8536E
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8536DS

Contents
Board, Software and Documentation
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Operating Supply Voltage
- 0.3 V to + 1.21 V
Maximum Operating Temperature
+ 105 C
Data Ram Size
32 KB
Interface Type
SPI, USB
Program Memory Type
DDR2, DDR3, SDRAM
Core Size
32 Bit
Program Memory Size
544KB
Cpu Speed
1.5GHz
Digital Ic Case Style
BGA
No. Of Pins
783
Supply Voltage Range
0.95V To 1.05V
Rohs Compliant
Yes
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
4.4.3.12
DDR3 requires a different voltage level from DDR2.
SDRAM type.
4.4.3.13
Three options are available for the frequency of the input SerDes2 reference clock: either a 100-MHz,
125-MHz, or 150-MHz LVDS differential clock.
This one clock is applied to an internal PLL whose output creates the clock used by all SGMII/SATA
SerDes lanes. The result is always a 1.25-Gbaud transmission/receive rate on each lane when used for
SGMII, and 1.5-Gbaud or 3.0-Gbaud when used for SATA. Note that the value latched on this signal
during POR is accessible through the memory-mapped
(PORDEVSR2).”
Freescale Semiconductor
TSEC3_TXD3,
PULSE_OUT2
LGPL0/LFCLE
TSEC_1588_
Default (11)
Functional
Functional
Default (1)
Signal
Signal
DDR SDRAM Type
Serdes 2 Reference Clock Configuration
cfg_srds2_ref_clk[0:1]
Reset Configuration
Reset Configuration
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
cfg_dram_type
Name
Name
Table 4-21. Serdes 2 Reference Clock Configuration
(Binary)
Value
Table 4-20. DDR DRAM Type
(Binary)
00
01
10
11
Value
0
1
Reserved
When configured for SATA: SerDes2 expects a 150-MHz reference clock
frequency.
This should not be used for when SerDes2 is configured for SGMII.
SerDes2 expects a 125-MHz reference clock frequency for either SATA or
SGMII functionality.
SerDes 2 expects a 100-MHz reference clock frequency for either SATA
or SGMII functionality (default).
DDR3
1.5 V, CKE low at reset
DDR2
1.8 V, CKE low at reset (default)
Table 4-20
Section 23.4.1.6, “POR Device Status Register 2
describes the configuration of the DDR
Meaning
Meaning
Reset, Clocking, and Initialization
4-19

Related parts for MPC8536DS