MPC8536DS Freescale Semiconductor, MPC8536DS Datasheet - Page 580

BOARD DEV SYSTEM MPC8536E

MPC8536DS

Manufacturer Part Number
MPC8536DS
Description
BOARD DEV SYSTEM MPC8536E
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8536DS

Contents
Board, Software and Documentation
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Operating Supply Voltage
- 0.3 V to + 1.21 V
Maximum Operating Temperature
+ 105 C
Data Ram Size
32 KB
Interface Type
SPI, USB
Program Memory Type
DDR2, DDR3, SDRAM
Core Size
32 Bit
Program Memory Size
544KB
Cpu Speed
1.5GHz
Digital Ic Case Style
BGA
No. Of Pins
783
Supply Voltage Range
0.95V To 1.05V
Rohs Compliant
Yes
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Security Engine (SEC) 3.0
10.7.7.6
This status register contains six fields which reflect the state of PKEU internal fields.
The PKEU status register is read only. Writing to this location results in address error being reflected in
the PKEU interrupt status register.
Table 10-69
10-150
Offset 0x3_C028
Reset
W
R
8–63
0–55
Bits
Bits
0
62
63
56
57
describes the PKEU status register’s fields.
PKEU Status Register
Name
Name
Table 10-68. PKEU Reset Control Register Field Descriptions (continued)
SR
MI
Z
I
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
Table 10-69. PKEU Status Register Field Descriptions
Module initialization. Module initialization is nearly the same as Software Reset, except
that the interrupt mask register remains unchanged. This module initialization includes
execution of an initialization routine, completion of which is indicated by the RESET_DONE
bit in the PKEU status register
0 Do not reset
1 Reset most of PKEU
SW reset. Software reset is functionally equivalent to hardware reset (the RESET# pin),
but only for the PKEU. All registers and internal state are returned to their defined reset
state. Upon negation of SW_RESET, the PKEU enters a routine to perform proper
initialization of the parameter memories. The RESET_DONE bit in the PKEU status
register indicates when this initialization routine is complete
Status
0 Do not reset
1 Full PKEU reset
Reserved
Reserved
Infinity. This bit reflects the state of the PKEU infinity detect bit when last sampled. Only
particular instructions within routines cause infinity to be modified, so this bit should be
used with great care.
Zero. This bit reflects the state of the PKEU zero detect bit when last sampled. Only
particular instructions within routines cause zero to be modified, so this bit should be used
with great care.
Register”).
Figure 10-99. PKEU Status Register
ID
All zeros
(Section 10.7.7.6, “PKEU Status
Description
Description
(Section 10.7.7.6, “PKEU
55 56 57
Register”).
I Z HALT
Freescale Semiconductor
58
Access: Read only
59 60 61 62 63
EI DI RD

Related parts for MPC8536DS