MC68F375BGMZP33 Freescale Semiconductor, MC68F375BGMZP33 Datasheet - Page 77

no-image

MC68F375BGMZP33

Manufacturer Part Number
MC68F375BGMZP33
Description
IC MPU 32BIT 33MHZ 217-PBGA
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC68F375BGMZP33

Processor Type
M683xx 32-Bit
Speed
33MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
217-PBGA
Processor Series
M683xx
Core
CPU32
Data Bus Width
32 bit
Program Memory Type
Flash
Program Memory Size
256 KB
Data Ram Size
10 KB
Interface Type
SPI, SCI, CAN
Maximum Clock Frequency
16 MHz
Number Of Programmable I/os
48
Number Of Timers
16
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 16 Channel
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68F375BGMZP33
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
3.10.7 Background Mode Registers
3.10.7.1 Fault Address Register (FAR)
3.10.7.2 Return Program Counter (RPC)
MC68F375
REFERENCE MANUAL
BDM processing uses three special purpose registers to keep track of program context
during development. A description of each follows.
The FAR contains the address of the faulting bus cycle immediately following a bus or
address error. This address remains available until overwritten by a subsequent bus
cycle. Following a double bus fault, the FAR contains the address of the last bus cycle.
The address of the first fault (if there was one) is not visible to the user.
The RPC points to the location where fetching will commence after transition from
background mode to normal mode. This register should be accessed to change the
Read Memory Location
Write Memory Location
Read System Register
Write System Register
Dump Memory Block
Read D/A Register
Write D/A Register
Resume Execution
Fill Memory Block
Reset Peripherals
Patch User Code
No Operation
Command
Table 3-6 Background Mode Command Summary
Freescale Semiconductor, Inc.
WDREG/WAREG
RDREG/RAREG
For More Information On This Product,
Mnemonic
WSREG
RSREG
WRITE
DUMP
READ
CALL
NOP
FILL
RST
GO
CENTRAL PROCESSOR UNIT
Go to: www.freescale.com
Rev. 25 June 03
Read the selected address or data register and return the
results via the serial interface.
The data operand is written to the specified address or data
register.
The specified system control register is read. All registers that
can be read in supervisor mode can be read in background
mode.
The operand data is written into the specified system control
register.
Read the sized data at the memory location specified by the
long-word address. The source function code register (SFC)
determines the address space accessed.
Write the operand data to the memory location specified by the
long-word address. The destination function code (DFC) reg-
ister determines the address space accessed.
Used in conjunction with the READ command to dump large
blocks of memory. An initial READ is executed to set up the
starting address of the block and retrieve the first result. Sub-
sequent operands are retrieved with the DUMP command.
Used in conjunction with the WRITE command to fill large
blocks of memory. An initial WRITE is executed to set up the
starting address of the block and supply the first operand. Sub-
sequent operands are written with the FILL command.
The pipe is flushed and re-filled before resuming instruction
execution at the current PC.
Current program counter is stacked at the location of the cur-
rent stack pointer. Instruction execution begins at user patch
code.
Asserts RESET for 512 clock cycles. The CPU is not reset by
this command. Synonymous with the CPU RESET instruction.
NOP performs no operation and may be used as a null com-
mand.
Description
MOTOROLA
3-23

Related parts for MC68F375BGMZP33