MPC8544VTALF Freescale Semiconductor, MPC8544VTALF Datasheet - Page 921

MPU POWERQUICC III 783-PBGA

MPC8544VTALF

Manufacturer Part Number
MPC8544VTALF
Description
MPU POWERQUICC III 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8544VTALF

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
667MHz
Voltage
1V
Mounting Type
Surface Mount
Package / Case
783-FCPBGA
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Data Ram Size
32 KB
I/o Voltage
1.8 V, 3.3 V
Interface Type
I2C, HSSI, DUART
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8544VTALF
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8544VTALFA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Table 15-155
Table 15-156
Freescale Semiconductor
eTSEC Signals
GTX_CLK125
Set up the MII Mgmt for a read cycle to TBI Control register (write the TBI address and Register address),
MDIO
MDC
set source clock divide by 14 for example to insure that MDC clock speed is not greater than 2.5 MHz
Sum
describes the shared signals for the TBI interface.
describes the register initializations required to configure the eTSEC in TBI mode.
MPC8544E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
I/O
I/O
O
MACSTNADDR2[0110_0000_0000_0010_0000_0000_0000_0000]
MACSTNADDR1[0100_0011_0110_0101_1000_0111_1000_1100]
I
MIIMIND ---> [0000_0000_0000_0000_0000_0000_0000_0000]
MACCFG1[1000_0000_0000_0000_0000_0000_0000_0000]
MACCFG1[0000_0000_0000_0000_0000_0000_0000_0000]
MACCFG2[0000_0000_0000_0000_0111_0010_0000_0101]
Table 15-156. TBI Mode Register Initialization Steps
The TBI Control register is at offset address 0x0 from TBIPA.
MIIMCFG[0000_0000_0000_0000_0000_0000_0000_0101]
MIIMADD[0000_0000_0000_0000_0001_0000_0000_0000]
ECNTRL[0000_0000_0000_0000_0001_0000_0000_0000]
Read MII Mgmt Indicator register and check for Busy = 0,
TBIPA[0000_0000_0000_0000_0000_0000_0001_0000]
Signals
This indicates that the eTSEC MII Mgmt bus is idle.
No. of
1
1
1
(This example has Statistics Enable = 1)
Table 15-155. Shared TBI Signals
Assign a Physical address to the TBI,
Setup the MII Mgmt clock speed,
to 02608C:876543, for example.
to 02608C:876543, for example.
(I/F Mode = 2, Full Duplex = 1)
Initialize MAC Station Address
Initialize MAC Station Address
set to 16, for example.
GTX_CLK125
GMII Signals
Initialize MACCFG2,
Initialize ECNTRL,
Clear Soft_Reset,
Set Soft_Reset,
MDIO
MDC
Sum
I/O
I/O
O
I
Signals
No. of
Enhanced Three-Speed Ethernet Controllers
1
1
1
Management interface clock
Management interface I/O
Reference clock
Function
15-189

Related parts for MPC8544VTALF