MPC8544VTALF Freescale Semiconductor, MPC8544VTALF Datasheet - Page 1074

MPU POWERQUICC III 783-PBGA

MPC8544VTALF

Manufacturer Part Number
MPC8544VTALF
Description
MPU POWERQUICC III 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8544VTALF

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
667MHz
Voltage
1V
Mounting Type
Surface Mount
Package / Case
783-FCPBGA
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Data Ram Size
32 KB
I/o Voltage
1.8 V, 3.3 V
Interface Type
I2C, HSSI, DUART
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8544VTALF
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8544VTALFA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
PCI Express Interface Controller
Figure 18-13
18.3.5.1.1
The PCI Express outbound translation address registers, shown in
addresses in the system address space for window hits within the PCI Express outbound address translation
windows. The new translated address is created by concatenating the transaction offset to this translation
address.
Table 18-15
18-20
12–31
0–11
Bits
From Memory
Offset Window 0: 0xC00
Reset
Name
TEA
TA
W
R
Figure 18-14. PCI Express Outbound Translation Address Registers (PEXOTAR n )
describes the fields of the PCI Express outbound translation address registers.
shows the outbound transaction flow.
Window 1: 0xC20
Window 2: 0xC40
Window 3: 0xC60
Window 4: 0xC80
MPC8544E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
0
PCI Express Outbound Translation Address Registers (PEXOTAR n )
Translation extended address. System address which indicates the starting point of the outbound translated
address. The translation address must be aligned based on the size field. Corresponds to PCI Express
address bits [43:32] (bit 32 is the lsb).
Translation address. System address which indicates the starting point of the outbound translated address.
The translation address must be aligned based on the size field. This corresponds to PCI Express address
bits [31:12].
Outbound ATMUs
TEA
Figure 18-13. RC Outbound Transaction Flow
Table 18-15. PEXOTAR n Field Descriptions
Prefetchable Memory Limit
Memory or IO Base
Memory or IO Limit
11 12
Primary Side
Memory Base
Prefetchable
All zeros
Description
Figure
TA
18-14, select the starting
Access: Read/Write
Freescale Semiconductor
Secondary Side
31

Related parts for MPC8544VTALF