MPC8544VTALF Freescale Semiconductor, MPC8544VTALF Datasheet - Page 601

MPU POWERQUICC III 783-PBGA

MPC8544VTALF

Manufacturer Part Number
MPC8544VTALF
Description
MPU POWERQUICC III 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8544VTALF

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
667MHz
Voltage
1V
Mounting Type
Surface Mount
Package / Case
783-FCPBGA
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Data Ram Size
32 KB
I/o Voltage
1.8 V, 3.3 V
Interface Type
I2C, HSSI, DUART
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8544VTALF
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8544VTALFA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Freescale Semiconductor
0x500
0x500
0x500
0x501
0x501
0x502
0x502
0x502
0x503
0x504
0x505
0x506
0x507
0x510
0x600
0x600
0x600
0x601
0x601
0x602
0x602
0x602
0x603
0x604
0x605
0x606
0x607
0x610
Offset
URBR—ULCR[DLAB] = 0 UART0 receiver buffer register
UTHR—ULCR[DLAB] = 0 UART0 transmitter holding register
UDLB—ULCR[DLAB] = 1 UART0 divisor least significant byte register
UIER—ULCR[DLAB] = 0 UART0 interrupt enable register
UDMB—ULCR[DLAB] = 1 UART0 divisor most significant byte register
UIIR—ULCR[DLAB] = 0 UART0 interrupt ID register
UFCR—ULCR[DLAB] = 0 UART0 FIFO control register
UAFR—ULCR[DLAB] = 1 UART0 alternate function register
ULCR—ULCR[DLAB] = x UART0 line control register
UMCR—ULCR[DLAB] = x UART0 modem control register
ULSR—ULCR[DLAB] = x UART0 line status register
UMSR—ULCR[DLAB] = x UART0 modem status register
USCR—ULCR[DLAB] = x UART0 scratch register
UDSR—ULCR[DLAB] = x UART0 DMA status register
URBR—ULCR[DLAB] = 0 UART1 receiver buffer register
UTHR—ULCR[DLAB] = 0 UART1 transmitter holding register
UDLB—ULCR[DLAB] = 1 UART1 divisor least significant byte register
UIER—ULCR[DLAB] = 0 UART1 interrupt enable register
UDMB_ULCR[DLAB] = 1 UART1 divisor most significant byte register
UIIR—ULCR[DLAB] = 0 UART1 interrupt ID register
UFCR—ULCR[DLAB] = 0 UART1 FIFO control register
UAFR—ULCR[DLAB] = 1 UART1 alternate function register
ULCR—ULCR[DLAB] = x UART1 line control register
UMCR—ULCR[DLAB] = x UART1 modem control register
ULSR—ULCR[DLAB] = x UART1 line status register
UMSR—ULCR[DLAB] = x UART1 modem status register
USCR—ULCR[DLAB] = x UART1 scratch register
UDSR—ULCR[DLAB] = x UART1 DMA status register
MPC8544E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
Table 13-3. DUART Register Summary
Block Base Address: 0x0_4000
Register
Access Reset
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
W
W
W
W
R
R
R
R
R
R
R
R
R
R
0x00
0x00
0x00
0x00
0x00
0x01
0x00
0x00
0x00
0x00
0x60
0x00
0x00
0x01
0x00
0x00
0x00
0x00
0x00
0x01
0x00
0x00
0x00
0x00
0x60
0x00
0x00
0x01
13.3.1.12/13-17
13.3.1.10/13-16
13.3.1.11/13-17
13.3.1.13/13-18
13.3.1.12/13-17
13.3.1.10/13-16
13.3.1.11/13-17
13.3.1.13/13-18
13.3.1.6/13-11
13.3.1.7/13-12
13.3.1.8/13-14
13.3.1.9/13-15
13.3.1.6/13-11
13.3.1.7/13-12
13.3.1.8/13-14
13.3.1.9/13-15
Section/Page
13.3.1.1/13-6
13.3.1.2/13-6
13.3.1.3/13-7
13.3.1.4/13-9
13.3.1.3/13-7
13.3.1.5/13-9
13.3.1.1/13-6
13.3.1.2/13-6
13.3.1.3/13-7
13.3.1.4/13-9
13.3.1.3/13-7
13.3.1.5/13-9
DUART
13-5

Related parts for MPC8544VTALF