MPC8544VTALF Freescale Semiconductor, MPC8544VTALF Datasheet - Page 771

MPU POWERQUICC III 783-PBGA

MPC8544VTALF

Manufacturer Part Number
MPC8544VTALF
Description
MPU POWERQUICC III 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8544VTALF

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
667MHz
Voltage
1V
Mounting Type
Surface Mount
Package / Case
783-FCPBGA
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Data Ram Size
32 KB
I/o Voltage
1.8 V, 3.3 V
Interface Type
I2C, HSSI, DUART
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8544VTALF
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8544VTALFA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
15.5.3.2.2
This register is read/write-one-to-clear and is written by the eTSEC to convey DMA status information for
each TxBD ring. The halt bit only has meaning for enabled rings. After processing transmit-related
interrupts, software should use TSTAT to restart transmission from rings that may have been affected by
the interrupt condition. In particular, an error condition that prevents eTSEC from continuing transmission
will halt DMA from all rings, including the ring that gave rise to the error.
TSTAT register.
Freescale Semiconductor
Offset eTSEC1:0x2_4104; eTSEC3:0x2_5104
Reset
Reset
29–30
Bits
31
W
W
R THLT0
R
TXF0
w1c
w1c
TXSCHED Transmit ring scheduling algorithm. This field determines which scheme the transmit scheduler uses to
16
0
Name
MPC8544E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
Transmit Status Register (TSTAT)
THLT1
TXF1
w1c
w1c
17
1
arbitrate between the enabled TxBD rings. The scheme chosen also controls how the DMACTRL and
TQUEUE bits are interpreted. Ring polling is supported only by mode 00; the other modes require
software to restart rings with the TSTAT register. TCP/IP offload can be enabled with any scheduling
mode.
00 Single polled ring mode. TxBD ring 0 is the only ring serviced, even if other rings are enabled and
01 Priority scheduling mode. All enabled TxBD rings are serviced in ascending ring index order. Once
10 Modified weighted round-robin scheduling mode. Each TxBD ring is polled in sequence for frames
11 Reserved
Reserved
ready. In this scheduler mode, the DMACTRL[WOP] and DMACTRL[TOD] bits control polling and
retry behavior. This mode supports ring polling, and allows fetching of a non-ready TxBD to be retried
twice.
a non-ready TxBD has been fetched from the lowest-numbered ring, the eTSEC attempts to fetch
TxBDs from the next enabled ring having a higher index, until transmission stops for lack of data.
TSTAT records whenever a TxBD ring is exhausted.
that are ready for transmission. If a non-ready TxBD is fetched from a ring, that ring is removed from
the scheduling pool until software re-enables it. Ready frames are repeatedly transmitted from a
chosen ring until its transmission quota is exhausted. The transmission quota for TxBD ring n is set
to WT n × 64 bytes, where WT n is a weight from the TR03WT/TR47WT registers. If a ring transmits
more data than its quota allows, the excess is deducted from its quota on the next transmission
opportunity, thereby preventing large frames from monopolizing the eTSEC bandwidth.
THLT2
TXF2
w1c
w1c
18
2
Table 15-15. TCTRL Field Descriptions (continued)
THLT3
TXF3
w1c
w1c
19
Figure 15-12. TSTAT Register Definition
3
THLT4
TXF4
w1c
w1c
20
4
THLT5
TXF5
w1c
w1c
21
5
All zeros
All zeros
THLT6
TXF6
w1c
w1c
Description
22
6
THLT7
TXF7
w1c
w1c
23
7
Enhanced Three-Speed Ethernet Controllers
24
8
Figure 15-12
describes the
Access: w1c
15-39
15
31

Related parts for MPC8544VTALF