MPC8544VTALF Freescale Semiconductor, MPC8544VTALF Datasheet - Page 451

MPU POWERQUICC III 783-PBGA

MPC8544VTALF

Manufacturer Part Number
MPC8544VTALF
Description
MPU POWERQUICC III 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8544VTALF

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
667MHz
Voltage
1V
Mounting Type
Surface Mount
Package / Case
783-FCPBGA
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Data Ram Size
32 KB
I/o Voltage
1.8 V, 3.3 V
Interface Type
I2C, HSSI, DUART
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8544VTALF
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8544VTALFA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
count down to zero and can be used to generate regular periodic interrupts. Each timer has the following
four configuration and control registers:
The timer frequency should be written to the TFRR. (All of the timers operate at this frequency.) Refer to
Section 10.3.2.1, “Timer Frequency Reporting Register (TFRR),”
Timer interrupts are all edge-triggered interrupts. If a timer period expires while a previous interrupt from
the same source is pending or in-service, the subsequent interrupt is lost.
The timer control register (TCR) provides users with the ability to create timers larger than the 31-bit
global timers. The option also exists to change the timer frequency by setting the appropriate fields of the
TCR. See
10.4.8
The PIC unit is reset by a device power-on reset (POR) or by software that sets the GCR[RST] bit. Both
of these actions cause the following:
The GCR[RST] bit is automatically cleared when the reset sequence is complete.
10.5
This section contains initialization and application information for the PIC.
10.5.1
The following sections contain information about programming PIC registers.
Freescale Semiconductor
Global timer current count register (GTCCRn)
Global timer base count register (GTBCRn)
Global timer vector-priority register (GTVPRn)
Global timer destination register (GTDRn)
All pending and in-service interrupts are cleared.
All interrupt mask bits are set.
Polarity, sense, external pin, critical interrupt, and activity fields are reset to default values.
PIR, TFRR, TCR, MER, MSR, and MSGR0–3 are cleared.
MSG and timer destination fields are set.
The IPI dispatch registers are cleared.
All timer base count values are reset to zero and count inhibited.
The CTPR[TASKP] is reset to 0xF, thus disabling interrupt delivery to the processor.
The spurious interrupt vector resets to 0xFFFF.
The PMMRs are reset to 0xFFFF.
The PIC defaults to the pass-through mode (GCR[M] = 0).
All other registers remain at their pre-reset programmed values.
Section 10.3.2.6, “Timer Control Register (TCR).”
Initialization/Application Information
Reset of the PIC
Programming Guidelines
MPC8544E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
for a description of this register.
Programmable Interrupt Controller
10-53

Related parts for MPC8544VTALF