MPC8544VTALF Freescale Semiconductor, MPC8544VTALF Datasheet - Page 1105

MPU POWERQUICC III 783-PBGA

MPC8544VTALF

Manufacturer Part Number
MPC8544VTALF
Description
MPU POWERQUICC III 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8544VTALF

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
667MHz
Voltage
1V
Mounting Type
Surface Mount
Package / Case
783-FCPBGA
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Data Ram Size
32 KB
I/o Voltage
1.8 V, 3.3 V
Interface Type
I2C, HSSI, DUART
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8544VTALF
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8544VTALFA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Table 18-44
Base address register 1 at offset 0x14 is used to define the inbound memory window in the 32-bit memory
space. The 32-bit memory BAR is shown in
Table 18-45
Base address register 2 at offset 0x18 and base address register 4 at offset 0x20 are used to define the lower
portion of the 64-bit inbound memory windows. The 64-bit low memory BARs are shown in
Freescale Semiconductor
31–12
11–4
Bits
2–1
Offset 0x14 (EP-mode only)
Reset 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
3
0
31–20 ADDRESS Indicates the base address that the inbound configuration window occupies. This window is fixed
19–4
Bits
2–1
Offset 0x10
Reset
W
3
0
R
31
W
ADDRESS
R
MemSp
Name
PREF
TYPE
31
describes the PCI Express configuration and status register base address register.
describes the PCI Express 32-bit memory BAR fields.
MemSp
Name
PREF
TYPE
MPC8544E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
Table 18-45. 32-Bit Memory Base Address Register (BAR1) Field Descriptions
Figure 18-47. PCI Express Base Address Register 0 (PEXCSRBAR)
Indicates the base address where the inbound memory window begins. The number of upper bits that
the device allows to be writable is selected through the inbound window size in the inbound window
attributes register (PEXIWAR1).
Reserved. The device allows a 4 Kbyte window minimum.
Prefetchable. This bit is determined by PEXIWAR1[PF].
Type.
00 Locate anywhere in 32-bit address space.
Memory space indicator.
ADDRESS
at 1 Mbyte.
Reserved
Prefetchable
Type.
00 Locate anywhere in 32-bit address space.
Memory space indicator
Figure 18-48. 32-Bit Memory Base Address Register (BAR1)
ADDRESS
Table 18-44. PEXCSRBAR Field Descriptions
20 19
Figure
18-48.
All zeros
Description
12 11
Description
4
PREF
4
3
PREF
PCI Express Interface Controller
1
3
2
TYPE
0
2
TYPE
Access: Mixed
1
Access: Mixed
Figure
0
1
MemSp
MemSp
0
0
0
18-49.
18-51

Related parts for MPC8544VTALF