MPC8544VTALF Freescale Semiconductor, MPC8544VTALF Datasheet - Page 576

MPU POWERQUICC III 783-PBGA

MPC8544VTALF

Manufacturer Part Number
MPC8544VTALF
Description
MPU POWERQUICC III 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8544VTALF

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
667MHz
Voltage
1V
Mounting Type
Surface Mount
Package / Case
783-FCPBGA
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Data Ram Size
32 KB
I/o Voltage
1.8 V, 3.3 V
Interface Type
I2C, HSSI, DUART
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8544VTALF
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8544VTALFA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Security Engine (SEC) 2.1
12-96
Bits
38
39
40
41
42
43
44
45
46
Name
PRD
SRD
Table 12-52. Crypto-Channel Pointer Status Register Field Descriptions (continued)
MO
PR
SR
PG
SG
PD
MI
MPC8544E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
Multi_EU_IN. The Multi_EU_IN bit indicates whether data input snooping will be performed, as
determined by the snoop type bit in the descriptor header.
0 Data input snooping by secondary EU disabled.
1 Data input snooping by secondary EU enabled.
Multi_EU_OUT. The Multi_EU_OUT bit indicates whether data output snooping will be performed, as
determined by the snoop type bit in the descriptor header.
0 Data output snooping by secondary EU disabled.
1 Data output snooping by secondary EU enabled.
PRI_REQ. Request primary EU assignment.
0 Primary EU assignment request is inactive.
1 The channel is requesting assignment of primary EU to the channel. The channel will assert the EU
The PRI_REQ bit is set when descriptor processing is initiated by the channel and the Op_0 field in the
descriptor header contains a valid EU identifier. This bit is cleared when the request is granted, which
will be reflected in the status register by the setting the PRI_GRANT bit.
SEC_REQ. Request secondary EU assignment.
0 Secondary EU assignment request is inactive.
1 The channel is requesting assignment of secondary EU to the channel. The channel will assert the
The SEC_REQ bit is set when descriptor processing is initiated by the channel and the Op_1 field in
the descriptor header contains a valid EU identifier. This bit is cleared when the request is granted,
which will be reflected in the status register by the setting the SEC_GRANT bit.
primary EU from the controller.
0 The primary EU grant signal is inactive.
1 The EU grant signal is active indicating the controller has assigned the requested primary EU to the
secondary EU from the controller.
0 The secondary EU grant signal is inactive.
1 The EU grant signal is active indicating the controller has assigned the requested secondary EU to
assigned primary EU.
0 The assigned primary EU reset done signal is inactive.
1 The assigned primary EU reset done signal is active indicating its reset sequence has completed
the assigned secondary EU.
0 The assigned secondary EU reset done signal is inactive.
1 The assigned secondary EU reset done signal is active indicating its reset sequence has completed
EU.
0 The assigned primary EU done interrupt is inactive.
1 The assigned primary EU done interrupt is active indicating the EU has completed processing and
Primary EU granted. The PRI_GRANT bit reflects the state of the EU grant signal for the requested
Secondary EU granted. The SEC_GRANT bit reflects the state of the EU grant signal for the requested
Primary EU reset done. The PRI_RST_DONE bit reflects the state of the reset done signal from the
Secondary EU reset done. The SEC_RST_DONE bit reflects the state of the reset done signal from
Primary EU done. The PRI_DONE bit reflects the state of the done interrupt from the assigned primary
request signal indicated by the op0 field in the descriptor header register as long as this bit remains
set.
EU request signal indicated by the Op_1 field in the descriptor header register as long as this bit
remains set.
channel.
the channel.
and it is ready to accept data.
and it is ready to accept data.
is ready to provide output data.
Description
Freescale Semiconductor

Related parts for MPC8544VTALF