MPC8544VTALF Freescale Semiconductor, MPC8544VTALF Datasheet - Page 1211

MPU POWERQUICC III 783-PBGA

MPC8544VTALF

Manufacturer Part Number
MPC8544VTALF
Description
MPU POWERQUICC III 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8544VTALF

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
667MHz
Voltage
1V
Mounting Type
Surface Mount
Package / Case
783-FCPBGA
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Data Ram Size
32 KB
I/o Voltage
1.8 V, 3.3 V
Interface Type
I2C, HSSI, DUART
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8544VTALF
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8544VTALFA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Table 20-7
PMC1–PMC9, shown in
the 64 reference events that can be counted on all of these registers.
Table 20-8
20.4
This section describes the use of some features of the performance monitor.
20.4.1
PMCs can generate an interrupt on an overflow when the msb of a counter changes from 0 to 1. For the
interrupt to be signalled, the condition enable bit (PMLCAn[CE]) and performance monitor interrupt
enable bit (PMGC0[PMIE]) must be set. When an interrupt is signalled and the
freeze-counters-on-enabled-condition-or-event bit (PMGC0[FCECE]) is set, PMGC0[FAC] is set by
hardware and all of the registers are frozen. Software can clear the interrupt condition by resetting the
performance monitor and clearing the most significant bit of the counter that generated the overflow.
Freescale Semiconductor
.
Offset 0xE_1028
Reset
0–31
Bits
0–63
W
Bits
R
0xE_1038
0xE_1048
0xE_1058
0xE_1068
0xE_1078
0xE_1088
0xE_1098
0xE_10A8
0xE_10B8
0xE_10C8
0
Functional Description
describes PMC0 fields.
describes PMCn fields.
Performance Monitor Interrupt
MPC8544E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
Name
PMC n
Name
PMC0
Figure 20-8. Performance Monitor Counter Register (PMC1–PMC9)
Figure
Event count. An overflow is indicated when the msb = 1. Manually setting the msb can
cause an immediate interrupt.
Event count. Counts only clock cycles
20-8, are 32-bit counters that can monitor 64 unique events in addition to
Table 20-8. PMC[1–9] Field Descriptions
Table 20-7. PMC0 Field Descriptions
All zeros
PMC n
Description
Description
Device Performance Monitor
Access: Read/Write
20-11
31

Related parts for MPC8544VTALF