MPC8544VTALF Freescale Semiconductor, MPC8544VTALF Datasheet - Page 1089

MPU POWERQUICC III 783-PBGA

MPC8544VTALF

Manufacturer Part Number
MPC8544VTALF
Description
MPU POWERQUICC III 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8544VTALF

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
667MHz
Voltage
1V
Mounting Type
Surface Mount
Package / Case
783-FCPBGA
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Data Ram Size
32 KB
I/o Voltage
1.8 V, 3.3 V
Interface Type
I2C, HSSI, DUART
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8544VTALF
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8544VTALFA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
18.3.6.4
The PCI Express error capture status register, shown in
captured when an error occurs. Note that no further error capturing is performed until the ECV bit is
cleared.
Freescale Semiconductor
Offset 0xE20
Reset
24–31
W
Bits
R
15
16
17
18
19
20
21
22
23
0
CRSTD
IOIEPD
IACAD
CIEPD
OACD
Name
IOISD
IOIAD
MISD
CISD
Figure 18-27. PCI Express Error Capture Status Register (PEX_ERR_CAP_STAT)
PCI Express Error Capture Status Register (PEX_ERR_CAP_STAT)
Table 18-25. PCI Express Error Disable Register Field Descriptions (continued)
MPC8544E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
Invalid ATMU configuration access. When set will disable the setting of PEX_ERR_DR[IACA] bit.
1 Disable invalid ATMU configuration access detection
0 Enable invalid ATMU configuration access detection
CRS thresholded disable. When set will disable the setting of PEX_ERR_DR[CRST] bit.
1 Disable CRS threshold detection
0 Enable CRS threshold detection
Message invalid size disable. When set will disable the setting of PEX_ERR_DR[MIS] bit.
1 Disable invalid outbound message size detection
0 Enable invalid outbound message size detection
I/O invalid size disable. When set will disable the setting of PEX_ERR_DR[IOIS] bit.
1 Disable invalid outbound I/O size detection
0 Enable invalid outbound I/O size detection
Configuration invalid size disable. When set will disable the setting of PEX_ERR_DR[CIS] bit.
1 Disable invalid outbound configuration size detection
0 Enable invalid outbound configuration size detection
Configuration invalid EP disable. When set will disable the setting of PEX_ERR_DR[CIEP] bit.
1 Disable outbound configuration transaction EP mode detection
0 Enable outbound configuration transaction EP mode detection
I/O invalid EP disable. When set will disable the setting of PEX_ERR_DR[IOEP] bit.
1 Disable outbound I/O transaction EP mode detection
0 Enable outbound I/O transaction EP mode detection
Outbound ATMU crossing disable. When set will disable the setting of PEX_ERR_DR[OAC] bit.
1 Disable outbound crossing ATMU detection
0 Enable outbound crossing ATMU detection
I/O invalid address disable. When set will disable the setting of PEX_ERR_DR[IOIA] bit.
1 Disable greater than 4G I/O address detection
0 Enable greater than 4G I/O address detection
Reserved
All zeros
Figure
Description
18-27, allows vital error information to be
24
PCI Express Interface Controller
TO
25
26
GSID
Access: Mixed
30
18-35
ECV
w1c
31

Related parts for MPC8544VTALF