MPC8544VTALF Freescale Semiconductor, MPC8544VTALF Datasheet - Page 100

MPU POWERQUICC III 783-PBGA

MPC8544VTALF

Manufacturer Part Number
MPC8544VTALF
Description
MPU POWERQUICC III 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8544VTALF

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
667MHz
Voltage
1V
Mounting Type
Surface Mount
Package / Case
783-FCPBGA
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Data Ram Size
32 KB
I/o Voltage
1.8 V, 3.3 V
Interface Type
I2C, HSSI, DUART
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8544VTALF
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8544VTALFA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Overview
1.2
This section provides a high-level overview of MPC8544E features.
units within the MPC8544E.
1.2.1
The following list provides an overview of the MPC8544E feature set:
1-2
MII, GMII, TBI,
MII, GMII, TBI,
SDRAM
RTBI, RGMII,
RTBI, RGMI,
RMII, SGMII
RMII, SGMII
High-performance 32-bit e500 core that implements resources for embedded processors defined by
the Power ISA:
— 32-Kbyte L1 instruction cache and 32-Kbyte L1 data cache with parity protection. Caches can
— Signal-processing engine (SPE) instructions. Extensive instruction set for vector (64-bit)
— Double-precision (64-bit) floating-point instructions that use the 64-bit GPRs.
— Embedded vector and scalar single-precision (32-bit) floating-point instructions.
— 36-bit real addressing (up to 64 Gbytes of memory)
— Memory management unit (MMU) especially designed for embedded applications that support
Flash
GPIO
IRQs
DDR
Serial
MPC8544E Overview
be locked entirely or on a per-line basis, with separate locking for instructions and data.
integer and fractional operations. These instructions use both the upper and lower words of the
64-bit general-purpose registers (GPR) as they are defined by the SPE category of the Power
ISA.
4-Kbyte–4-Gbyte page sizes.
I
I
Key Features
2
2
C
C
MPC8544E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
Programmable Interrupt
Local Bus Controller
Memory Controller
Controller (PIC)
DDR/DDR2/
Controller
Controller
10/100/1Gb
10/100/1Gb
DUART
eTSEC
eTSEC
I
I
2
2
C
C
Figure 1-1. MPC8544E Block Diagram
Coherency
OceaN
Switch
Fabric
Security
Module
Engine
Engine
e500
XOR
Core Complex
256-Kbyte
L2 Cache/
32-bit PCI Bus Interface
SRAM
Figure 1-1
Bus
4-Channel DMA
PCI Express
Interfaces
Controller
32-Kbyte L1
Instruction
shows the major functional
Cache
e500 Core
Freescale Semiconductor
32-Kbyte
L1 Data
Cache
PCI 32-bit
66 MHz
dual x4 and
single x1
External
Control

Related parts for MPC8544VTALF