MPC8544VTALF Freescale Semiconductor, MPC8544VTALF Datasheet - Page 308

MPU POWERQUICC III 783-PBGA

MPC8544VTALF

Manufacturer Part Number
MPC8544VTALF
Description
MPU POWERQUICC III 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8544VTALF

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
667MHz
Voltage
1V
Mounting Type
Surface Mount
Package / Case
783-FCPBGA
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Data Ram Size
32 KB
I/o Voltage
1.8 V, 3.3 V
Interface Type
I2C, HSSI, DUART
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8544VTALF
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8544VTALFA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
L2 Look-Aside Cache/SRAM
Table 7-28
L2. The transaction types and attributes listed follow MPX bus nomenclature, with the addition of write
allocate (burst write with L2 cache allocation).
pushes triggered by snoops, listed in
7-38
dcbi
dcbf
dcbst
icbi
Clean
IKill
Flush
Write allocate
WWK
32-byte WWF
32-byte WWF atomic
< 32-byte WWF
< 32-byte WWF atomic
Transaction Type
Source of Transaction
lists L2 cache state transitions for all system-initiated (non-core) transactions that change the
MPC8544E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
Table 7-27. State Transitions Due to Core-Initiated Transactions (continued)
Table 7-28. State Transitions Due to System-Initiated Transactions
wt
x
x
x
x
x
x
x
x
x
ci
x
x
1
1
0
1
0
1
0
I,E,M
Initial States
dL1
dL1
iL1
I,E
I,V
L1
gbl
0
0
0
0
0
0
0
0
0
E/EL/T
E/EL/T
E/EL/T
Table
L2
Initial L2
I/
I/
I/
I/E/EL/T
I/E/EL/T
I/E/EL/T
I/E/EL/T
State
EL/T
EL/T
EL/T
EL/T
EL/T
I/E
I/E
EL
I/E
I/E
I/T
EL
I/E
E
T
E
I
7-27.
Hit
No
No
No
L2
Table 7-28
Final States
L1
I
I
I
Final L2
Same
Same
Same
Same
State
E/EL
E/EL
E/EL
EL
EL
EL
E
T
T
T
T
I
I
I
I
I
I
L2
I
I
I
accounts for changes caused by L1 snoop
Allocate and lock regardless of cache external
write (CEW) window
Allocate regardless of CEW window
No allocate if cache-inhibited
Invalidate data, keep lock
Miss in cache external write windows
Hit in cache external write window
Hit in cache external write window
Hit in cache external write window
Hit in cache external write window
Invalidate line
Invalidate data, keep lock
Miss in cache external write windows
Miss in cache external write windows.
Hit in CEW window but need burst data
Hit in cache external write window
Hit in cache external write window. Set lock if
CEW lock attribute set.
Invalidate line
Invalidate data, keep lock
Comments
Comments
Freescale Semiconductor

Related parts for MPC8544VTALF