MPC8544VTALF Freescale Semiconductor, MPC8544VTALF Datasheet - Page 1307

MPU POWERQUICC III 783-PBGA

MPC8544VTALF

Manufacturer Part Number
MPC8544VTALF
Description
MPU POWERQUICC III 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8544VTALF

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
667MHz
Voltage
1V
Mounting Type
Surface Mount
Package / Case
783-FCPBGA
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Data Ram Size
32 KB
I/o Voltage
1.8 V, 3.3 V
Interface Type
I2C, HSSI, DUART
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8544VTALF
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8544VTALFA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Glossary
The glossary contains an alphabetical list of terms, phrases, and abbreviations used in this reference
manual.
A
B
Freescale Semiconductor
MPC8544E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
Autobaud. The process of determining a serial data rate by timing the width of a single bit.
Breakpoint. A programmable event that forces the core to take a breakpoint exception.
Architecture. A detailed specification of requirements for a processor or computer
Atomic access. A bus access that attempts to be part of a read-write operation to the same
Beat. A single state on the bus interface that may extend across multiple bus cycles. A
Big-endian. A byte-ordering method in memory where the address n of a word
Boundedly undefined. A characteristic of certain operation results that are not rigidly
Burst. A multiple-beat data transfer whose total size is typically equal to a cache block.
Bus clock. Clock that causes the bus state transitions.
system. It does not specify details of how the processor or computer system must
be implemented; instead it provides a template for a family of compatible
implementations.
address uninterrupted by any other access to that address (the term refers to the
fact that the transactions are indivisible). The Power Architecture technology
implements atomic accesses through the lwarx/stwcx. instruction pair.
transaction can be composed of multiple address or data beats.
corresponds to the most-significant byte. In an addressed memory word, the bytes
are ordered (left to right) 0, 1, 2, 3, with 0 being the most-significant byte. See
Little
prescribed by the Power Architecture technology. Boundedly-undefined results
for a given operation may vary among implementations and between execution
attempts in the same implementation.
Although the architecture does not prescribe the exact behavior for when results
are allowed to be boundedly undefined, the results of executing instructions in
contexts where results are allowed to be boundedly undefined are constrained to
ones that could have been achieved by executing an arbitrary sequence of defined
instructions, in valid form, starting in the state the machine was in before
attempting to execute the given instruction.
endian.
Glossary-1

Related parts for MPC8544VTALF