MPC8544VTALF Freescale Semiconductor, MPC8544VTALF Datasheet - Page 317

MPU POWERQUICC III 783-PBGA

MPC8544VTALF

Manufacturer Part Number
MPC8544VTALF
Description
MPU POWERQUICC III 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8544VTALF

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
667MHz
Voltage
1V
Mounting Type
Surface Mount
Package / Case
783-FCPBGA
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Data Ram Size
32 KB
I/o Voltage
1.8 V, 3.3 V
Interface Type
I2C, HSSI, DUART
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8544VTALF
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8544VTALFA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
8.2.1.3
The ECM IP block revision register 1 is shown in
Table 8-4
8.2.1.4
The ECM IP block revision register 2 is shown in
Freescale Semiconductor
Offset 0x0_1BF8
Reset 0
30–31
Bits
29
W
16–23
24–31
R
0–15
Bits
0
CPU_RD_HI_DIS Identifies which read queue of DDR targets is assigned to the e500 core (CPU) port’s read
Offset 0x0_1BFC
Reset
0
describes EIPBRR1 fields.
CPU_PRI
W
R
Name
0
IP_MN
IP_MJ
Name
IP_ID
MPC8544E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
0
ECM IP Block Revision Register 1 (EIPBRR1)
ECM IP Block Revision Register 2 (EIPBRR2)
0
0
IP block ID
Major revision
Minor revision
0
transactions (in understressed system).
0
1
Specifies the priority level of the e500 core 0 (CPU) port. This priority level is used to determine
whether a particular port’s bus request can cause the CCB arbiter to terminate another port’s
streaming of address tenures.
00 Lowest priority level
01 Second lowest priority level
10 Highest priority level
11 Reserved
Figure 8-4. ECM IP Block Revision Register 1 (EIPBRR1)
Figure 8-5. ECM IP Block Revision Register 2 (EIPBRR2)
0
Read high queue (higher bandwidth DDR queue) is assigned for the e500 core’s read
transactions
Read low queue (lower bandwidth DDR queue) is assigned for the e500 core’s read
transactions
Table 8-3. EEBPCR Field Descriptions (continued)
IP_ID
0
0
7
Table 8-4. EIPBRR1 Field Descriptions
0
8
0
0
IP_INT
0
0
Figure
0
Figure
15 16
All zeros
1
15 16
0
Description
8-4.
8-5.
Description
0
0
IP_MJ
0
0
0
0
23 24
23 24
0
0
Access: Read only
0
IP_CFG
e500 Coherency Module
0
Access: Read only
IP_MN
0
0
0
31
0
8-5
31
0

Related parts for MPC8544VTALF