MPC8544VTALF Freescale Semiconductor, MPC8544VTALF Datasheet - Page 603

MPU POWERQUICC III 783-PBGA

MPC8544VTALF

Manufacturer Part Number
MPC8544VTALF
Description
MPU POWERQUICC III 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8544VTALF

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
667MHz
Voltage
1V
Mounting Type
Surface Mount
Package / Case
783-FCPBGA
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Data Ram Size
32 KB
I/o Voltage
1.8 V, 3.3 V
Interface Type
I2C, HSSI, DUART
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8544VTALF
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8544VTALFA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Figure 13-3
Table 13-5
13.3.1.3
The divisor least significant byte register (UDLB) is concatenated with the divisor most significant byte
register (UDMB) to create the divisor used to divide the input clock into the DUART. The output frequency
of the baud generator is 16 times the baud rate; therefore the desired baud rate = platform clock frequency
/ (16 × [UDMB||UDLB]). Equivalently, [UDMB||UDLB:0b0000] = platform clock frequency / desired
baud rate. Baud rates that can be generated by specific input clock frequencies are shown in
Figure 13-4
Table 13-6
Freescale Semiconductor
Bits
Bits
0–7
0–7
Offset 0x500
Offset 0x501
Reset
Reset
UDMB Divisor most-significant byte
Name
Name
DATA
W
W
R
R
describes the fields of UTHR.
describes the fields of UDMB registers.
shows the bits in the UTHRs.
shows the bits in the UDMBs.
0x600
0x601
MPC8544E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
(ULCR[DLAB] = 1)
Data that is written to UTHR (write only)
Divisor Most and Least Significant Byte Registers (UDMB and UDLB)
Figure 13-4. Divisor Most Significant Byte Registers (UDMB0, UDMB1)
0
0
Figure 13-3. Transmitter Holding Registers (UTHR0, UTHR1)
Table 13-6. UDMB Field Descriptions
Table 13-5. UTHR Field Descriptions
All zeros
All zeros
UDMB
Description
Description
Access: Read/Write
Access: Write only
Table
7
7
13-8.
DUART
13-7

Related parts for MPC8544VTALF