MCF5253CVM140 Freescale Semiconductor, MCF5253CVM140 Datasheet - Page 489

IC MPU 32BIT 140MHZ 225-MAPBGA

MCF5253CVM140

Manufacturer Part Number
MCF5253CVM140
Description
IC MPU 32BIT 140MHZ 225-MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF525xr

Specifications of MCF5253CVM140

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
140MHz
Connectivity
CAN, EBI/EMI, I²C, QSPI, UART/USART, USB OTG
Peripherals
DMA, WDT
Program Memory Type
ROMless
Ram Size
128K x 8
Voltage - Supply (vcc/vdd)
1.08 V ~ 1.32 V
Data Converters
A/D 6x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
225-MAPBGA
Family Name
MCF5xxx
Device Core
ColdFire V2
Device Core Size
32b
Frequency (max)
140MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
1.2/3.3V
Operating Supply Voltage (max)
1.32/3.6V
Operating Supply Voltage (min)
1.08/3V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
225
Package Type
MA-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of I /o
-
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5253CVM140
Manufacturer:
FREESCALE
Quantity:
300
Part Number:
MCF5253CVM140
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5253CVM140
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MCF5253CVM140J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
24.6.3.11 Transmit FIFO Tuning Controls Register (TXFILLTUNING)—Non-EHCI
This register is not defined in the EHCI specification. This register is used to control and dynamically
change the burst size used during data movement on DMA transfers. It is used only in host mode.
The fields in this register control performance tuning associated with how the module posts data to the TX
latency FIFO before moving the data onto the USB bus. The specific areas of performance include the how
much data to post into the FIFO and an estimate for how long that operation should take in the target
system.
Definitions:
T
T
T
T
T
Upon discovery of a transmit (OUT/SETUP) packet in the data structures, host controller checks to ensure
T
during the pre-fill operation the time remaining the [micro]frame is < T
the packet is tried at a later time. Although this is not an error condition and the module eventually
recovers, a mark is made in the scheduler health counter to note the occurrence of a back-off event. When
a back-off event is detected, the partial packet fetched may need to be discarded from the latency buffer to
make room for periodic traffic that will begin after the next SOF. Too many back-off events can waste
bandwidth and power on the system bus and thus should be minimized (not necessarily eliminated).
Back-offs can be minimized with use of the TSCHHEALTH (T
Freescale Semiconductor
RXPBURST
TXPBURST
s
0
1
ff
p
p
= Total Packet Flight Time (send-only) packet (T
= Standard packet overhead
= Time to send data payload
= Total Packet Time (fetch and send) packet (T
remains before the end of the [micro]frame. If so it proceeds to pre-fill the TX FIFO. If at anytime
= Time to fetch packet into TX FIFO up to specified level.
31–16
Field
15–8
7–0
Table 24-24. Master Interface Data Burst Size (BURSTSIZE) Register Field Descriptions
Reserved.
Programable TX Burst Length. This register represents the maximum length of a burst in 32-bit words while
moving data from system memory to the USB bus. Must not be set to greater that 4.
Programable RX Burst Length. This register represents the maximum length of a burst in 32-bit words while
moving data from the USB bus to system memory. Must not be set to greater than 4.
MCF5253 Reference Manual, Rev. 1
p
s
= T
= T
Description
ff
0
+ T
+ T
s
)
1
)
ff
) parameter described below.
s
then the packet attempt ceases and
Universal Serial Bus Interface
24-27

Related parts for MCF5253CVM140