MCF5253CVM140 Freescale Semiconductor, MCF5253CVM140 Datasheet - Page 333

IC MPU 32BIT 140MHZ 225-MAPBGA

MCF5253CVM140

Manufacturer Part Number
MCF5253CVM140
Description
IC MPU 32BIT 140MHZ 225-MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF525xr

Specifications of MCF5253CVM140

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
140MHz
Connectivity
CAN, EBI/EMI, I²C, QSPI, UART/USART, USB OTG
Peripherals
DMA, WDT
Program Memory Type
ROMless
Ram Size
128K x 8
Voltage - Supply (vcc/vdd)
1.08 V ~ 1.32 V
Data Converters
A/D 6x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
225-MAPBGA
Family Name
MCF5xxx
Device Core
ColdFire V2
Device Core Size
32b
Frequency (max)
140MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
1.2/3.3V
Operating Supply Voltage (max)
1.32/3.6V
Operating Supply Voltage (min)
1.08/3V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
225
Package Type
MA-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of I /o
-
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5253CVM140
Manufacturer:
FREESCALE
Quantity:
300
Part Number:
MCF5253CVM140
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5253CVM140
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MCF5253CVM140J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
When the Full condition is set for processor data input registers, the processor should read data from the
FIFO, before overrun occurs (this is within a 1/2 sample period). Reading of data should be done using
32-bit operands (ex. MOVE.L instruction). When the Full condition is set, and the FIFO contains, for
example six samples, it is acceptable for the software to read the first six samples from the LEFT address,
followed by six samples from the RIGHT address, or six samples from the RIGHT address, followed by
six samples from the LEFT address, or one sample LEFT, followed by one sample RIGHT repeated six
times. The order of reading does not need to be carried out in any specific order.
The implementation for PDIR1 is a double FIFO, one for left and one for right. The Full condition is set
when both FIFOs are full. The Underrun/Overrun condition is set when one of the FIFO’s actually
underrun’s or overrun’s. The resync interrupt is set when the hardware took special action to resynchronize
either the left or the right FIFO.
17.7.7.3
Three interrupts are associated with FIFOs that can be written from PDOR1, PDOR2, PDOR3:
When the Empty condition is set for processor data output registers, the processor should write data to the
FIFO, before underrun occurs. Writing of data should be done using MOVE LONG or MOVEM
instructions (with long-word oriented instructions). When Empty is set, and, for example, six samples need
to be written, it is acceptable for the software to write first six samples from the LEFT address, followed
by six samples from the RIGHT address, or one sample LEFT, followed by one sample RIGHT repeated
six times.
The implementation of all data output FIFO’s is a double FIFO, one for left and one for right. The Empty
Interrupt is set when both FIFO’s are empty. The Underrun/Overrun interrupt is set when one of the FIFO’s
either underrun’s or overrun’s. Resync is set when the hardware resynchronizes the left and right FIFOs.
On receiving an Underrun/Overrun interrupt, synchronization between Left and Right words in the FIFOs
may be lost. Synchronization will not be lost when the underrun or overrun comes from the audio side of
the FIFO. If the processor reads or writes more data from, for example, the left than from the right,
synchronization will be lost. If automatic resynchronization is enabled, and if the software obeys the rules
to let this work, resynchronization will be automatic.
Freescale Semiconductor
1. Empty
2. Under/over
3. Resync
Bit
31
30
29
IIS1TxUnOv
IIS1TxResyn
IIS2TxUnOv
PDOR1, PDOR2, and PDOR3 Interrupts
In any chosen writing scheme the left should be written before the right.
Interrupt Name
Table 17-20. Interrupt Register Field Description (0x94, 0x98)
IIS1 transmit
IIS1 transmit
IIS2 transmit
MCF5253 Reference Manual, Rev. 1
FIFO
FIFO
FIFO
NOTE
under/overrun
resync
under/overrun
Description
reg. IntClear
reg. IntClear
reg. IntClear
Audio Interface Module (AIM)
How to Clear
17-35

Related parts for MCF5253CVM140