MCF5253CVM140 Freescale Semiconductor, MCF5253CVM140 Datasheet - Page 143

IC MPU 32BIT 140MHZ 225-MAPBGA

MCF5253CVM140

Manufacturer Part Number
MCF5253CVM140
Description
IC MPU 32BIT 140MHZ 225-MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF525xr

Specifications of MCF5253CVM140

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
140MHz
Connectivity
CAN, EBI/EMI, I²C, QSPI, UART/USART, USB OTG
Peripherals
DMA, WDT
Program Memory Type
ROMless
Ram Size
128K x 8
Voltage - Supply (vcc/vdd)
1.08 V ~ 1.32 V
Data Converters
A/D 6x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
225-MAPBGA
Family Name
MCF5xxx
Device Core
ColdFire V2
Device Core Size
32b
Frequency (max)
140MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
1.2/3.3V
Operating Supply Voltage (max)
1.32/3.6V
Operating Supply Voltage (min)
1.08/3V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
225
Package Type
MA-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of I /o
-
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5253CVM140
Manufacturer:
FREESCALE
Quantity:
300
Part Number:
MCF5253CVM140
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5253CVM140
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MCF5253CVM140J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
During the master reset period, the data bus is being tri-stated, the address bus is driven to any value, and
all other bus signals are driven to their negated state. Once RSTI negates, the bus stays in this state until
the core begins the first bus cycle for reset exception processing. A master reset causes any bus cycle
(including DRAM refresh cycle) to terminate. In addition, master reset initializes registers appropriately
for a reset exception.
If at power-on reset, the MCF5253 is configured to boot from external memory connected to CS0. Then
CS0 is configured to address the external boot ROM / Flash. The configuration for CS0 at this time is
hard-wired inside the MCF5253.
Configuration is summarized in
8.7.1
The software watchdog reset is performed anytime the executing software does not provide the correct
write sequence with the enable-control bit set. This reset helps recovery from runaway software or
nonterminated bus cycles. During the software watchdog reset period all signals are driven either to a high
impedance state or a negated state as appropriate.
Freescale Semiconductor
CRIN
VDD
RSTI
CS, OE
SDRAS, SDCAS
SDWE, BCLKE
D[31:16]
A[23:1], RW
Software Watchdog Reset
Cycle type
Port Size
Table 8-9. Power-On Reset Configuration for CS0
Table
Internal termination, 15 wait cycles
Burst inhibit asserted for both read and write cycles
Figure 8-16. Master Reset Timing
MCF5253 Reference Manual, Rev. 1
8-9.
CLKIN CYCLES
16 Bits
>16
Bus Operation
8-15

Related parts for MCF5253CVM140