R5S72011 RENESAS [Renesas Technology Corp], R5S72011 Datasheet - Page 867

no-image

R5S72011

Manufacturer Part Number
R5S72011
Description
32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7200 Series
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet
19.4.5
The interrupt mask register is a 16 bit register that protects all corresponding interrupts in the
Interrupt Request Register (IRR) from generating an output signal on the IRQ. An interrupt
request is masked if the corresponding bit position is set to '1'. This register can be read or written
at any time. The IMR directly controls the generation of IRQ, but does not prevent the setting of
the corresponding bit in the IRR.
• IMR (Address = H'00A)
Bit 15 to 0: Maskable interrupt sources corresponding to IRR[15:0] respectively. When a bit is
set, the interrupt signal is not generated, although setting the corresponding IRR bit is still
performed.
Bit[15:0]: IMRn
0
1
Initial value:
R/W:
Bit:
Interrupt Mask Register (IMR)
IMR15 IMR14 IMR13 IMR12 IMR11 IMR10 IMR9
R/W
15
1
R/W
14
1
Description
Corresponding IRR is not masked (IRQ is generated for interrupt conditions)
Corresponding interrupt of IRR is masked (Initial value)
R/W
13
1
R/W
12
1
R/W
11
1
R/W
10
1
R/W
9
1
IMR8
R/W
8
1
IMR7
R/W
Section 19 Controller Area Network (RCAN-ET)
7
1
Rev. 2.00 Sep. 07, 2007 Page 839 of 1164
IMR6
R/W
6
1
IMR5
R/W
5
1
IMR4
R/W
4
1
IMR3
R/W
3
1
REJ09B0321-0200
IMR2
R/W
2
1
IMR1
R/W
1
1
IMR0
R/W
0
1

Related parts for R5S72011