R5S72011 RENESAS [Renesas Technology Corp], R5S72011 Datasheet - Page 518

no-image

R5S72011

Manufacturer Part Number
R5S72011
Description
32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7200 Series
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet
Section 12 Multi-Function Timer Pulse Unit 2 (MTU2)
Table 12.55 Register Settings for Complementary PWM Mode
Note:
Rev. 2.00 Sep. 07, 2007 Page 490 of 1164
REJ09B0321-0200
Channel
3
4
Timer dead time data register
(TDDR)
Timer cycle data register
(TCDR)
Timer cycle buffer register
(TCBR)
Subcounter (TCNTS)
Temporary register 1 (TEMP1)
Temporary register 2 (TEMP2)
Temporary register 3 (TEMP3)
*
Access can be enabled or disabled according to the setting of bit 0 (RWE) in TRWER
(timer read/write enable register).
Counter/Register
TCNT_3
TGRA_3
TGRB_3
TGRC_3
TGRD_3
TCNT_4
TGRA_4
TGRB_4
TGRC_4
TGRD_4
Description
Start of up-count from value set
in dead time register
Set TCNT_3 upper limit value
(1/2 carrier cycle + dead time)
PWM output 1 compare register
TGRA_3 buffer register
PWM output 1/TGRB_3 buffer
register
Up-count start, initialized to
H'0000
PWM output 2 compare register
PWM output 3 compare register
PWM output 2/TGRA_4 buffer
register
PWM output 3/TGRB_4 buffer
register
Set TCNT_4 and TCNT_3 offset
value (dead time value)
Set TCNT_4 upper limit value
(1/2 carrier cycle)
TCDR buffer register
Subcounter for dead time
generation
PWM output 1/TGRB_3
temporary register
PWM output 2/TGRA_4
temporary register
PWM output 3/TGRB_4
temporary register
Read/Write from CPU
Maskable by TRWER
setting*
Maskable by TRWER
setting*
Maskable by TRWER
setting*
Always readable/writable
Always readable/writable
Maskable by TRWER
setting*
Maskable by TRWER
setting*
Maskable by TRWER
setting*
Always readable/writable
Always readable/writable
Maskable by TRWER
setting*
Maskable by TRWER
setting*
Always readable/writable
Read-only
Not readable/writable
Not readable/writable
Not readable/writable

Related parts for R5S72011