R5S72011 RENESAS [Renesas Technology Corp], R5S72011 Datasheet - Page 678

no-image

R5S72011

Manufacturer Part Number
R5S72011
Description
32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7200 Series
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet
Section 15 Realtime Clock (RTC)
15.3.13 Date Alarm Register (RDAYAR)
RDAYAR is an alarm register corresponding to the BCD coded date counter RDAYCNT. When
the ENB bit is set to 1, a comparison with the RDAYCNT value is performed. From among
RSECAR/RMINAR/RHRAR/RWKAR/RDAYAR/RMONAR/RCR3, the counter and alarm
register comparison is performed only on those with ENB bits set to 1, and if each of those
coincides, an alarm flag of RCR1 is set to 1.
The assignable range is from 01 through 31 + ENB bits (practically in BCD), otherwise operation
errors occur.
The ENB bit in RDAYAR is initialized by a power-on reset or in deep standby mode. The other
bits are not initialized by a power-on reset or manual reset, or in deep standby and software
standby modes.
Rev. 2.00 Sep. 07, 2007 Page 650 of 1164
REJ09B0321-0200
Bit
7
6
5, 4
3 to 0
Bit Name
ENB
10 days
1 day
Initial value:
Initial
Value
0
0
Undefined R/W
Undefined R/W
R/W:
Bit:
ENB
R/W
7
0
R/W
R/W
R
R
6
0
Description
When this bit is set to 1, a comparison with the
Reserved
This bit is always read as 0. The write value should
always be 0.
Ten's position of dates setting value
One's position of dates setting value
RDAYCNT value is performed.
R/W
5
10 days
R/W
4
R/W
3
R/W
2
1 day
R/W
1
R/W
0

Related parts for R5S72011