R5S72011 RENESAS [Renesas Technology Corp], R5S72011 Datasheet - Page 643

no-image

R5S72011

Manufacturer Part Number
R5S72011
Description
32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7200 Series
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet
(3)
• Control of output from the TMO0 pin by bits OS3 to OS0 in TCSR_0 is in accordance with the
• Control of output from the TMO1 pin by bits OS3 to OS0 in TCSR_1 is in accordance with the
13.6.2
When bits CKS2 to CKS0 in TCR_1 are set to B'100, TCNT_1 counts compare match A for
channel 0. Channels 0 and 1 are controlled independently. Conditions such as setting of the CMF
flag, generation of interrupts, output from the TMO pin, and counter clear are in accordance with
the settings for each channel.
13.7
13.7.1
There are three interrupt sources for the 8-bit timer (TMR_0 or TMR_1): CMIA, CMIB, and OVI.
Their interrupt sources and priorities are shown in table 13.3. Each interrupt source is enabled or
disabled by the corresponding interrupt enable bit in TCR or TCSR, and independent interrupt
requests are sent for each to the interrupt controller.
Table 13.3 8-Bit Timer (TMR_0 or TMR_1) Interrupt Sources
Name
CMIA0
CMIB0
OVI0
CMIA1
CMIB1
OVI1
16-bit compare match conditions.
lower 8-bit compare match conditions.
Pin Output
Compare Match Count Mode
Interrupt Sources
Interrupt Sources
Interrupt Source
TCORA_0 compare match
TCORB_0 compare match
TCNT_0 overflow
TCORA_1 compare match
TCORB_1 compare match
TCNT_1 overflow
Rev. 2.00 Sep. 07, 2007 Page 615 of 1164
Interrupt Flag
CMFA
CMFB
OVF
CMFA
CMFB
OVF
Section 13 8-Bit Timers (TMR)
REJ09B0321-0200
Priority
High
Low
High
Low

Related parts for R5S72011