MPC8308VMAGD Freescale Semiconductor, MPC8308VMAGD Datasheet - Page 672

MPU POWERQUICC II PRO 473MAPBGA

MPC8308VMAGD

Manufacturer Part Number
MPC8308VMAGD
Description
MPU POWERQUICC II PRO 473MAPBGA
Manufacturer
Freescale Semiconductor

Specifications of MPC8308VMAGD

Processor Type
MPC83xx PowerQUICC II Pro 32-Bit
Speed
400MHz
Voltage
1V
Mounting Type
Surface Mount
Package / Case
473-MAPBGA
Product
Network Processor
Data Rate
256 bps
Frequency
400 MHz
Supply Voltage (max)
3.6 V
Supply Voltage (min)
3 V
Supply Current (max)
5 uA
Maximum Operating Temperature
+ 105 C
Minimum Operating Temperature
0 C
Interface
I2C, JTAG, SPI
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8308VMAGD
Manufacturer:
FREESCAL
Quantity:
300
Part Number:
MPC8308VMAGD
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8308VMAGD
Manufacturer:
FREESCALE
Quantity:
6
Part Number:
MPC8308VMAGD
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MPC8308VMAGD
Quantity:
2 000
Part Number:
MPC8308VMAGD400/266
Manufacturer:
FREESCAL
Quantity:
300
Part Number:
MPC8308VMAGDA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Company:
Part Number:
MPC8308VMAGDA
Quantity:
4 200
Universal Serial Bus Interface
The periodic frame list is effectively the leaf level a binary tree, which is always traversed leaf to root.
Each level in the tree corresponds to a 2
on the USB by spreading interrupt queue heads that have the same poll rate requirement across all the
available paths from the frame list. For example, system software can schedule eight poll rate 8 queue
heads and account for them once in the high-speed bus bandwidth allocation.
When an endpoint is allocated an execution footprint that spans a frame boundary, the queue head for the
endpoint must be reachable from consecutive locations in the frame list. An example would be if 8
such an endpoint. Without additional support on the interface, to get 8
software would have to link 8
same path as 4
technique.
FSTN data structures are used to preserve the integrity of the binary-tree structure and enable the use of
the spreading technique.
hardware and software operational model requirements for using FSTNs.
The following queue head fields are initialized by system software to instruct the host controller when to
execute portions of the split-transaction protocol.
13-94
SplitXState. This is a single bit residing in the Status field of a queue head
is used to track the current state of the split transaction.
Frame S-mask. This is a bit-field where-in system software sets a bit corresponding to the
microframe (within an H-Frame) that the host controller should execute a start-split transaction.
This is always qualified by the value of the SplitXState bit in the Status field of the queue head.
For example, referring to
indicating that if the queue head is traversed by the host controller, and the SplitXState indicates
Do_Start, and the current microframe as indicated by FRINDEX[2–0] is 0, then execute a
start-split transaction.
Figure 13-54. General Structure of EHCI Periodic Schedule Utilizing Interrupt Spreading
Frame List
0
. This upsets the integrity of the binary tree and disallows the use of the spreading
Periodic
MPC8308 PowerQUICC II Pro Processor Reference Manual, Rev. 0
Section 13.5.7, “Periodic Frame Span Traversal Node (FSTN),”
1
to 8
Figure
0b
. It would then have to move 4
N
13-53, case one, the S-mask would have a value of 0b0000_0001
poll rate. Software can efficiently manage periodic bandwidth
87
86
85
84
83
82
81
80
Level 8
80b
Linkage repeats every 8 for
remainder of frame list
Level 4
43
42
41
40
1
Level 2
and everything linked after into the
0b
21
20
reachable at the correct time,
10
Level 1
(Root)
(Table
Freescale Semiconductor
• • •
13-55). This bit
defines the
0b
were

Related parts for MPC8308VMAGD