MCF51EM256CLL Freescale Semiconductor, MCF51EM256CLL Datasheet - Page 565

IC MCU 32BIT 256KB FLASH 100LQFP

MCF51EM256CLL

Manufacturer Part Number
MCF51EM256CLL
Description
IC MCU 32BIT 256KB FLASH 100LQFP
Manufacturer
Freescale Semiconductor
Series
MCF51EMr
Datasheets

Specifications of MCF51EM256CLL

Core Processor
Coldfire V1
Core Size
32-Bit
Speed
50MHz
Connectivity
I²C, SCI, SPI
Peripherals
LCD, LVD, PWM, WDT
Number Of I /o
63
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 3.6 V
Data Converters
A/D 16x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
100-LQFP
Processor Series
MCF51EM
Core
ColdFire V1
Data Bus Width
32 bit
Data Ram Size
16 KB
Interface Type
RS-232, LIN
Maximum Clock Frequency
50 MHz
Number Of Timers
3
Operating Supply Voltage
1.8 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
JLINK-CF-BDM26, EWCF
Development Tools By Supplier
DEMOEM
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF51EM256CLL
Manufacturer:
FREESCALE
Quantity:
110
Part Number:
MCF51EM256CLL
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Chapter 26
Version 1 ColdFire Debug (CF1_DEBUG)
26.1
Introduction
This chapter describes the capabilities defined by the Version 1 ColdFire debug architecture. The Version 1
ColdFire core supports BDM functionality using the HCS08’s single-pin interface. The traditional 3-pin
full-duplex ColdFire BDM serial communication protocol based on 17-bit data packets is replaced with
the HCS08 debug protocol where all communication is based on an 8-bit data packet using a single
package pin (BKGD).
An on-chip trace buffer allows a stream of compressed processor execution status packets to be recorded
for subsequent retrieval to provide program (and partial data) trace capabilities.
The following sections in this chapter provide details on the BKGD pin, the background debug serial
interface controller (BDC), a standard 6-pin BDM connector, the BDM command set as well as real-time
debug and trace capabilities. The V1 definition supports revision B+ (DEBUG_B+) of the ColdFire debug
architecture.
A simplified block diagram of the V1 core including the processor and debug module is shown in
Figure
26-1.
MCF51EM256 Series ColdFire Integrated Microcontroller Reference Manual, Rev. 8
Freescale Semiconductor
26-1

Related parts for MCF51EM256CLL