R0K572030S000BE Renesas Electronics America, R0K572030S000BE Datasheet - Page 865

KIT DEV FOR SH7203

R0K572030S000BE

Manufacturer Part Number
R0K572030S000BE
Description
KIT DEV FOR SH7203
Manufacturer
Renesas Electronics America
Series
Renesas Starter Kits (RSK)r
Type
MCUr
Datasheets

Specifications of R0K572030S000BE

Contents
CPU Board, LCD Module, E10A-Lite Emulator, Cable, QuickStart Guide and CD-ROM
Silicon Manufacturer
Renesas
Kit Contents
Board
Silicon Family Name
SH7203
Silicon Core Number
R5S72030W200FP
Tool / Board Applications
General Purpose MCU, MPU, DSP, DSC
Mcu Supported Families
SH7203
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With/related Products
SH7203
Lead Free Status / Rohs Status
Compliant
The I
interface functions. However, the configuration of the registers that control the I
partly from the Philips register configuration.
The I
17.1
• Selection of I
• Continuous transmission/reception
I
• Start and stop conditions generated automatically in master mode
• Selection of acknowledge output levels when receiving
• Automatic loading of acknowledge bit when transmitting
• Bit synchronization function
• Six interrupt sources
• The direct memory access controller (DMAC) can be activated by a transmit-data-empty
• Direct bus drive
Clocked synchronous serial format:
• Four interrupt sources
• The direct memory access controller (DMAC) can be activated by a transmit-data-empty
2
C bus format:
Since the shift register, transmit data register, and receive data register are independent from
each other, the continuous transmission/reception can be performed.
In master mode, the state of SCL is monitored per bit, and the timing is synchronized
automatically. If transmission/reception is not yet possible, set the SCL to low until
preparations are completed.
Transmit data empty (including slave-address match), transmit end, receive data full (including
slave-address match), arbitration lost, NACK detection, and stop condition detection
request or receive-data-full request to transfer data.
Two pins, SCL and SDA pins, function as NMOS open-drain outputs when the bus drive
function is selected.
Transmit-data-empty, transmit-end, receive-data-full, and overrun error
request or receive-data-full request to transfer data.
2
2
C bus interface 3 conforms to and provides a subset of the Philips I
C bus interface 3 has four channels.
Features
2
C format or clocked synchronous serial format
Section 17 I
2
C Bus Interface 3 (IIC3)
Rev. 3.00 Sep. 28, 2009 Page 833 of 1650
Section 17 I
2
C (Inter-IC) bus
2
C Bus Interface 3 (IIC3)
2
C bus differs
REJ09B0313-0300

Related parts for R0K572030S000BE