R0K572030S000BE Renesas Electronics America, R0K572030S000BE Datasheet - Page 814

KIT DEV FOR SH7203

R0K572030S000BE

Manufacturer Part Number
R0K572030S000BE
Description
KIT DEV FOR SH7203
Manufacturer
Renesas Electronics America
Series
Renesas Starter Kits (RSK)r
Type
MCUr
Datasheets

Specifications of R0K572030S000BE

Contents
CPU Board, LCD Module, E10A-Lite Emulator, Cable, QuickStart Guide and CD-ROM
Silicon Manufacturer
Renesas
Kit Contents
Board
Silicon Family Name
SH7203
Silicon Core Number
R5S72030W200FP
Tool / Board Applications
General Purpose MCU, MPU, DSP, DSC
Mcu Supported Families
SH7203
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With/related Products
SH7203
Lead Free Status / Rohs Status
Compliant
Section 15 Serial Communication Interface with FIFO (SCIF)
• Receiving Serial Data (Clock Synchronous Mode)
Rev. 3.00 Sep. 28, 2009 Page 782 of 1650
REJ09B0313-0300
Figures 15.15 and 15.16 show sample flowcharts for receiving serial data. When switching
from asynchronous mode to clock synchronous mode without SCIF initialization, make sure
that ORER, PER, and FER are cleared to 0.
No
No
Clear RE bit in SCSCR to 0
Figure 15.15 Sample Flowchart for Receiving Serial Data (1)
Figure 15.16 Sample Flowchart for Receiving Serial Data (2)
Read ORER flag in SCLSR
Read RDF flag in SCFSR
SCFRDR, and clear RDF
Read receive data in
flag in SCFSR to 0
All data received?
Start of reception
End of reception
ORER = 1?
RDF = 1?
No
Yes
Yes
No
Clear ORER flag in SCLSR to 0
Error handling
[2]
[3]
Yes
Overrun error handling
Error handling
[1]
ORER = 1?
End
Yes
[1] Receive error handling:
[2] SCIF status check and receive data read:
[3] Serial reception continuation procedure:
Read the ORER flag in SCLSR to identify
any error, perform the appropriate error
handling, then clear the ORER flag to 0.
Reception cannot be resumed while the
ORER flag is set to 1.
Read SCFSR and check that RDF = 1,
then read the receive data in SCFRDR,
and clear the RDF flag to 0. The transition
of the RDF flag from 0 to 1 can also be
identified by a receive FIFO data full
interrupt (RXI).
To continue serial reception, read at least
the receive trigger set number of receive
data bytes from SCFRDR, read 1 from the
RDF flag, then clear the RDF flag to 0.
The number of receive data bytes in
SCFRDR can be ascertained by reading
SCFRDR. However, the RDF bit is
cleared to 0 automatically when an RXI
interrupt activates the DMAC to read the
data in SCFRDR.

Related parts for R0K572030S000BE