R0K572030S000BE Renesas Electronics America, R0K572030S000BE Datasheet - Page 15

KIT DEV FOR SH7203

R0K572030S000BE

Manufacturer Part Number
R0K572030S000BE
Description
KIT DEV FOR SH7203
Manufacturer
Renesas Electronics America
Series
Renesas Starter Kits (RSK)r
Type
MCUr
Datasheets

Specifications of R0K572030S000BE

Contents
CPU Board, LCD Module, E10A-Lite Emulator, Cable, QuickStart Guide and CD-ROM
Silicon Manufacturer
Renesas
Kit Contents
Board
Silicon Family Name
SH7203
Silicon Core Number
R5S72030W200FP
Tool / Board Applications
General Purpose MCU, MPU, DSP, DSC
Mcu Supported Families
SH7203
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With/related Products
SH7203
Lead Free Status / Rohs Status
Compliant
7.4
7.5
Section 8 Cache..................................................................................................219
8.1
8.2
8.3
8.4
Section 9 Bus State Controller (BSC)................................................................239
9.1
9.2
9.3
9.4
Operation ........................................................................................................................... 210
7.4.1
7.4.2
7.4.3
7.4.4
7.4.5
Usage Notes ....................................................................................................................... 217
Features.............................................................................................................................. 219
8.1.1
Register Descriptions ......................................................................................................... 222
8.2.1
8.2.2
Operation ........................................................................................................................... 228
8.3.1
8.3.2
8.3.3
8.3.4
8.3.5
8.3.6
Memory-Mapped Cache .................................................................................................... 234
8.4.1
8.4.2
8.4.3
8.4.4
Features.............................................................................................................................. 239
Input/Output Pins ............................................................................................................... 242
Area Overview ................................................................................................................... 244
9.3.1
9.3.2
Register Descriptions ......................................................................................................... 246
9.4.1
9.4.2
9.4.3
9.4.4
9.4.5
9.4.6
Flow of the User Break Operation ........................................................................ 210
Break on Instruction Fetch Cycle.......................................................................... 211
Break on Data Access Cycle................................................................................. 212
Value of Saved Program Counter ......................................................................... 213
Usage Examples.................................................................................................... 214
Cache Structure..................................................................................................... 219
Cache Control Register 1 (CCR1) ........................................................................ 222
Cache Control Register 2 (CCR2) ........................................................................ 224
Searching Cache ................................................................................................... 228
Read Access.......................................................................................................... 230
Prefetch Operation (Only for Operand Cache) ..................................................... 230
Write Operation (Only for Operand Cache).......................................................... 231
Write-Back Buffer (Only for Operand Cache)...................................................... 231
Coherency of Cache and External Memory .......................................................... 233
Address Array ....................................................................................................... 234
Data Array ............................................................................................................ 235
Usage Examples.................................................................................................... 237
Notes ..................................................................................................................... 238
Address Map ......................................................................................................... 244
Data Bus Width and Pin Function Setting in Each Area....................................... 245
Common Control Register (CMNCR) .................................................................. 247
CSn Space Bus Control Register (CSnBCR) (n = 0 to 7) ..................................... 250
CSn Space Wait Control Register (CSnWCR) (n = 0 to 7) .................................. 255
SDRAM Control Register (SDCR)....................................................................... 289
Refresh Timer Control/Status Register (RTCSR) ................................................. 293
Refresh Timer Counter (RTCNT)......................................................................... 295
Rev. 3.00 Sep. 28, 2009 Page xiii of xxx
REJ09B0313-0300

Related parts for R0K572030S000BE