MPC8536E-ANDROID Freescale Semiconductor, MPC8536E-ANDROID Datasheet - Page 692

no-image

MPC8536E-ANDROID

Manufacturer Part Number
MPC8536E-ANDROID
Description
HARDWARE/SOFTWARE ANDROID OS
Manufacturer
Freescale Semiconductor
Series
PowerQUICC ™r
Type
MPUr

Specifications of MPC8536E-ANDROID

Contents
Board
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Enhanced Local Bus Controller
Table 13-32
varied.
13-50
TRLX
Option Register Attributes
0
0
0
0
0
0
0
0
0
0
0
0
1
1
lists the signal timing parameters for a GPCM read access as the option register attributes are
LBCTL
LCLK
LCS n
LALE
LOE
LAD
EHTR
TA
A
0
0
0
0
0
0
1
1
1
1
1
1
0
0
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
Notes:
t
t
t
RC
ARCS
AOE
XACS
= Read cycle time.
Address
= Address valid to output enable time.
0
0
0
1
1
1
0
0
0
1
1
1
0
0
= Address valid to read chip-select time.
Figure 13-36. GPCM General Read Timing Parameters
Table 13-32. GPCM Read Control Signal Timing
ACS
0X
0X
0X
0X
0X
10
11
10
11
10
11
10
11
10
t
ARCS
t
ARCS
t
AOE
¼
½
¼
½
0
0
1
2
0
0
1
2
0
Latched Address
1¾+2×SCY
2+2×SCY
1¾+SCY
1½+SCY
1¾+SCY
1½+SCY
Signal Timing (LCLK clock cycles)
2+SCY
2+SCY
1+SCY
1+SCY
2+SCY
2+SCY
1+SCY
1+SCY
t
t
CSRP
CSRP
Read Data
t
RC
t
t
CSRP
OEN
= Output enable negated time.
= Read chip-select assertion period.
t
AOE
1
1
1
1
1
2
1
1
1
1
1
2
1
2
t
OEN
t
OEN
0
0
0
0
0
0
1
1
1
1
1
1
4
4
Freescale Semiconductor
6+2×SCY
7+2×SCY
2+SCY
2+SCY
2+SCY
2+SCY
2+SCY
3+SCY
3+SCY
3+SCY
3+SCY
3+SCY
3+SCY
4+SCY
t
RC

Related parts for MPC8536E-ANDROID