MPC8536E-ANDROID Freescale Semiconductor, MPC8536E-ANDROID Datasheet - Page 191

no-image

MPC8536E-ANDROID

Manufacturer Part Number
MPC8536E-ANDROID
Description
HARDWARE/SOFTWARE ANDROID OS
Manufacturer
Freescale Semiconductor
Series
PowerQUICC ™r
Type
MPUr

Specifications of MPC8536E-ANDROID

Contents
Board
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
4.4.3.16
The eTSEC1 protocol inputs, shown in
the eTSEC1 controller. Note that the value latched on these signals during POR is accessible through the
memory-mapped PORDEVSR (POR device status register) described in
Status Register (PORDEVSR).”
4.4.3.17
The eTSEC3 protocol inputs, shown in
the eTSEC3 controller. Note that the value latched on these signals during POR is accessible through the
memory-mapped PORDEVSR (POR device status register) described in
Status Register (PORDEVSR).”
Freescale Semiconductor
TSEC1_TXD[0:1]
Functional Signal
TSEC3_TXD[0:1]
Default (11)
Functional
Default (11)
Signal
eTSEC1 Protocol
eTSEC3 Protocol
Reset Configuration
cfg_tsec1_prtcl[0:1]
Reset Configuration
cfg_tsec3_prtcl[0:1]
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
Name
Name
Table 4-24. eTSEC1 Protocol Configuration
Table 4-25. eTSEC3 Protocol Configuration
(Binary)
Value
(Binary)
00
01
10
11
Value
00
01
10
11
Table
Table
The eTSEC1 controller operates using 8-bit FIFO protocol.
The eTSEC1 controller operates using the MII protocol (or RMII if
configured in reduced mode as described in
width”).
The eTSEC1 controller operates using the GMII protocol (or RGMII if
configured in reduced mode as described in
width”).
The eTSEC1 controller operates using the TBI protocol (or RTBI if
configured in reduced mode as described in
width”) (default).
The eTSEC3 controller operates using 8-bit FIFO protocol.
The eTSEC3 controller operates using the MII protocol (or RMII if
configured in reduced mode as described in
Width”)
The eTSEC3 controller operates using the GMII protocol (or RGMII if
configured in reduced mode as described in
Width”).
The eTSEC3 controller operates using the TBI protocol (or RTBI if
configured in reduced mode as described in
Width”) (default).
4-24, select the protocol (FIFO, MII, GMII or TBI) used by
4-25, select the protocol (FIFO, MII, GMII or TBI) used by
Meaning
Meaning
Section 23.4.1.4, “POR Device
Section 23.4.1.4, “POR Device
Reset, Clocking, and Initialization
Section 4.4.3.14, “eTSEC1
Section 4.4.3.14, “eTSEC1
Section 4.4.3.14, “eTSEC1
Section 4.4.3.15, “eTSEC3
Section 4.4.3.15, “eTSEC3
Section 4.4.3.15, “eTSEC3
4-21

Related parts for MPC8536E-ANDROID