MPC8536E-ANDROID Freescale Semiconductor, MPC8536E-ANDROID Datasheet - Page 673

no-image

MPC8536E-ANDROID

Manufacturer Part Number
MPC8536E-ANDROID
Description
HARDWARE/SOFTWARE ANDROID OS
Manufacturer
Freescale Semiconductor
Series
PowerQUICC ™r
Type
MPUr

Specifications of MPC8536E-ANDROID

Contents
Board
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Table 13-19
13.3.1.13 Transfer Error Address Register (LTEAR)
The transfer error address register (LTEAR) captures the address of a transaction that caused an
error/event. The transfer error address register (LTEAR) is shown in
Table 13-20
13.3.1.14 Transfer Error ECC Register (LTECCR)
The transfer error ECC register (LTECCR) captures single bit and multibit errors per 512-byte sector in
FCM mode. LTECCR, shown in
Freescale Semiconductor
11–15
16–19
20–27
28–30
4–10
Offset 0x0_50C0
0–31
Reset
Bits
Bits
0–2
31
3
W
R
0
SRCID Captures the source of the transaction when this information is provided on the internal interface to the eLBC.
Name
Name
RWB
BNK
PB
V
A
describes LTEATR fields.
describes LTEAR fields.
Reserved
Transaction type for the error:
0 The transaction for the error was a write transaction.
1 The transaction for the error was a read transaction.
Reserved
Parity error on byte or block. For GPCM and UPM, there are four parity error status bits, one per byte lane. A
bit is set for the byte that had a parity error (bit 16 represents byte 0, the most significant byte lane). For FCM,
there are at most four 512-byte page blocks (for a large page device) checked by ECC. A bit is set for the
512-byte block that had an uncorrectable ECC error on read (bit 16 represents block 0, the first 512 bytes of
a page; if ORx[PGS] = 0, bits 17–19 are always 0).
Memory controller bank. There is one error status bit per memory controller bank (bit 20 represents bank 0).
A bit is set for the local bus memory controller bank that had an error.
Reserved
Error attribute capture is valid. Indicates that the captured error information is valid.
0 Captured error attributes and address are not valid.
1 Captured error attributes and address are valid.
Transaction address for the error. For GPCM and UPM, holds the 32-bit address of the transaction resulting
in an error. For FCM, this register is undefined.
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
Figure 13-17. Transfer Error Address Register (LTEAR)
Figure
Table 13-19. LTEATR Field Descriptions
Table 13-20. LTEAR Field Descriptions
13-18, is a write-1-to-clear register. Write operations can clear but
All zeros
Description
Description
A
Figure
13-17.
Enhanced Local Bus Controller
Access: Read/Write
13-31
31

Related parts for MPC8536E-ANDROID