MPC8536E-ANDROID Freescale Semiconductor, MPC8536E-ANDROID Datasheet - Page 123

no-image

MPC8536E-ANDROID

Manufacturer Part Number
MPC8536E-ANDROID
Description
HARDWARE/SOFTWARE ANDROID OS
Manufacturer
Freescale Semiconductor
Series
PowerQUICC ™r
Type
MPUr

Specifications of MPC8536E-ANDROID

Contents
Board
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
1.3
The following sections describe the major functional units of the MPC8536E.
1.3.1
The MPC8536E contains a high-performance 32-bit Book E-enhanced e500v2 core that implements the
PowerPC architecture.
In addition to 36-bit physical addressing, this version of the e500 core includes:
The MPC8536E contains a 512-Kbyte L2 cache/SRAM, as follows:
1.3.2
The e500 coherency module (ECM) provides a mechanism for I/O-initiated transactions to snoop the bus
between the e500 core and the integrated L2 cache in order to maintain coherency across local cacheable
memory. It also provides a flexible switch-type structure for core- and I/O-initiated transactions to be
routed or dispatched to target modules on the device.
Freescale Semiconductor
Programmable interrupt controller (PIC)
Enhanced serial peripheral interface (eSPI)
Enhanced secure digital host controller (eSDHC)
Four-channel DMA controller
Two I
DUART
Enhanced local bus controller (eLBC)
16 general-purpose I/O signals (independently configurable)
Package pinout for low-cost PCB
Double-precision floating-point APU with an instruction set for double-precision (64-bit)
floating-point instructions that use the 64-bit general-purpose registers.
Embedded vector and scalar single-precision floating-point APUs with an instruction set for
single-precision (32-bit) floating-point instructions.
Eight-way set-associative cache organization with 32-byte cache lines.
Per-way allocation of cache region to a given processor.
Flexible configuration (one, two, four, or eight ways can be configured as SRAM).
External masters can force data to be allocated into the cache through programmed memory ranges
or special transaction types (stashing).
SRAM:
— I/O devices access SRAM regions by marking transactions as snoopable (global).
— Regions can reside at any aligned location in the memory map.
— Byte-accessible ECC uses read-modify-write accesses for smaller-than-cache-line accesses.
MPC8536E Architecture Overview
e500 Core and Memory Unit
e500 Coherency Module (ECM) and Address Map
2
C controllers
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
Overview
3

Related parts for MPC8536E-ANDROID