MPC561MZP56 Freescale, MPC561MZP56 Datasheet - Page 857

MPC561MZP56

Manufacturer Part Number
MPC561MZP56
Description
Manufacturer
Freescale
Datasheet

Specifications of MPC561MZP56

Cpu Family
MPC56x
Device Core
PowerPC
Device Core Size
32b
Frequency (max)
56MHz
Interface Type
QSPI/SCI/SPI/UART
Total Internal Ram Size
32KB
# I/os (max)
56
Number Of Timers - General Purpose
22
Operating Supply Voltage (typ)
2.6/5V
Operating Supply Voltage (max)
2.7/5.25V
Operating Supply Voltage (min)
2.5/4.75V
On-chip Adc
2(32-chx10-bit)
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 125C
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Pin Count
388
Package Type
BGA
Program Memory Type
ROMLess
Program Memory Size
Not Required
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC561MZP56
Manufacturer:
FREESCALE
Quantity:
852
Part Number:
MPC561MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC561MZP56
Manufacturer:
FREESCALE
Quantity:
852
Company:
Part Number:
MPC561MZP56
Quantity:
13
Part Number:
MPC561MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
The DPTRAM array occupies an 8-Kbyte block. In the MPC561/MPC563, the array must be located at the
address 0x30 2000. Refer to
20.3.1
This register defines the basic configuration of the DPTRAM module. The DPTMCR contains bits to
configure the DPTRAM module for stop operation and for proper access privileges to the array. The
register also contains the MISC control bits.
Freescale Semiconductor
SRESET
Supervisor R/W
Test
Supervisor R/W
Supervisor
Read Only
Supervisor
Read Only
Supervisor
Read Only
Field STOP
Addr
R/W Access
DPTRAM Module Configuration Register (DPTMCR)
MSB
0
0
1
Figure 20-3. DPT Module Configuration Register (DPTMCR)
0x30 000A
0x30 0000
0x30 0002
0x30 0004
0x30 0006
0x30 0008
Undefined
Address
2
Figure 1-3
3
MPC561/MPC563 Reference Manual, Rev. 1.2
Figure 20-2. DPTRAM Memory Map
Table 20-1. DPTRAM Register Map
0x30 2000
0x30 3FFF
DPT RAM Module Configuration Register (DPTRMCR)
See
Test Configuration Register (DPTTCR)
RAM Base Address Register (RAMBAR)
See
Multiple Input Signature Register High (MISRH)
See
Registers
Multiple Input Signature Register Low (MISRL)
See
Registers
Multiple Input Signature Counter (MISCNT)
See
descriptions.
4
and
Table 20-2
Table 20-3
Section 20.3.4, “MISR High (MISRH) and MISR Low
Section 20.3.4, “MISR High (MISRH) and MISR Low
Section 20.3.5, “MISC Counter
MISF MISEN RASP
0
5
Figure
(MISRL)” for bit descriptions.
(MISRL)” for bit descriptions.
DPTRAM Array
0
6
for bit descriptions.
for bit descriptions.
20-2.
(8 Kbytes)
0x30 0000
1
7
Register
8
(MISCNT)” for bit
9
10
0000_0000
11
Dual-Port TPU3 RAM (DPTRAM)
12
Last memory
Reset Value
13
address
0x0100
0x0000
0x0001
0x0000
0x0000
14
LSB
15
20-3

Related parts for MPC561MZP56