MPC561MZP56 Freescale, MPC561MZP56 Datasheet - Page 112

MPC561MZP56

Manufacturer Part Number
MPC561MZP56
Description
Manufacturer
Freescale
Datasheet

Specifications of MPC561MZP56

Cpu Family
MPC56x
Device Core
PowerPC
Device Core Size
32b
Frequency (max)
56MHz
Interface Type
QSPI/SCI/SPI/UART
Total Internal Ram Size
32KB
# I/os (max)
56
Number Of Timers - General Purpose
22
Operating Supply Voltage (typ)
2.6/5V
Operating Supply Voltage (max)
2.7/5.25V
Operating Supply Voltage (min)
2.5/4.75V
On-chip Adc
2(32-chx10-bit)
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 125C
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Pin Count
388
Package Type
BGA
Program Memory Type
ROMLess
Program Memory Size
Not Required
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC561MZP56
Manufacturer:
FREESCALE
Quantity:
852
Part Number:
MPC561MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC561MZP56
Manufacturer:
FREESCALE
Quantity:
852
Company:
Part Number:
MPC561MZP56
Quantity:
13
Part Number:
MPC561MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Signal Descriptions
2-14
ALTREF
VDDA
VSSA
PCS0 / SS / QGPIO0
PCS[1:3] / QGPIO[1:3]
MISO / QGPIO4
MOSI / QGPIO5
SCK / QGPIO6
TXD1 / QGPO1
Signal Name
Table 2-1. MPC561/MPC563 Signal Descriptions (continued)
Signals
No. of
1
1
1
1
3
1
1
1
1
MPC561/MPC563 Reference Manual, Rev. 1.2
Type
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
O
O
I
I
I
ALTREF
VDDA
VSSA
QGPIO0
QGPIO[1:3]
QGPIO4
QGPIO5
QGPIO6
QGPO1
Function after
Reset
QSMCM
1
ALTREF. Input signal for alternate reference voltage for the
QADC64E_A and QADC64E_B modules.
VDDA. Power supply input to analog subsystems of the
QADC64E_A and QADC64E_B modules.
VSSA. Ground level for analog subsystems of the
QADC64E_A and QADC64E_B modules.
PCS0. This signal provides QSPI peripheral chip select 0 for
the QSMCM module.
SS. Assertion of this bidirectional signal places the QSPI in
slave mode.
Port QGPIO0. When this signal is not needed for a QSPI
application it can be configured as a general-purpose
input/output.
PCS[1:3]. These signals provide QSPI peripheral chip
selects for the QSMCM module.
Port QGPIO[1:3]. When these signals are not needed for
QSPI applications they can be configured as
general-purpose input/outputs.
Master-In Slave-Out (MISO). This bidirectional signal is the
serial data input to the QSPI in master mode, and serial data
output from the QSPI in slave mode.
Port QGPIO4. When this signal is not needed for a QSPI
application it can be configured as a general-purpose
input/output.
Master-Out Slave-In (MOSI). This bidirectional signal is the
serial data output from the QSPI in master mode and serial
data input to the QSPI in slave mode.
Port QGPIO5. When this signal is not needed for a QSPI
application it can be configured as a general-purpose
input/output.
SCK. This bidirectional signal is the clock from the QSPI in
master mode or is the clock to the QSPI in slave mode.
Port QGPIO6 for the QSMCM module. When this signal is
not needed for a QSPI application it can be configured as a
general-purpose input/output. When the QSPI is enabled for
serial transmitting, the signal cannot function as a GPIO.
Transmit Data 1. This is the serial data output from the SCI1.
Port QGPO 1. When these signals are not needed for SCI
applications, they can be configured as general-purpose
outputs. When the transmit enable bit in the SCI control
register is set to a logic 1, these signals cannot function as
general-purpose outputs.
Description
Freescale Semiconductor

Related parts for MPC561MZP56