HD64F3026X25 Renesas Electronics America, HD64F3026X25 Datasheet - Page 757

MCU 3V 256K 100-TQFP

HD64F3026X25

Manufacturer Part Number
HD64F3026X25
Description
MCU 3V 256K 100-TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8/300Hr
Datasheet

Specifications of HD64F3026X25

Core Processor
H8/300H
Core Size
16-Bit
Speed
25MHz
Connectivity
SCI, SmartCard
Peripherals
PWM, WDT
Number Of I /o
70
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-TQFP, 100-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F3026X25
Manufacturer:
Renesas Electronics America
Quantity:
10 000
TISRA—Timer Interrupt Status Register A
Input capture/compare match interrupt enable A2
Note: * Only 0 can be written to clear the flag.
0
1
Input capture/compare match interrupt enable A1
IMIA2 interrupt requested by IMFA2 flag is disabled
IMIA2 interrupt requested by IMFA2 is enabled
0
1
Input capture/compare match interrupt enable A0
0
1
IMIA1 interrupt requested by IMFA1 flag is disabled
IMIA1 interrupt requested by IMFA1 is enabled
Read/Write:
Bit:
Initial value:
Input capture/compare match flag A2
IMIA0 interrupt requested by IMFA0 flag is disabled
IMIA0 interrupt requested by IMFA0 is enabled
0
1
Input capture/compare match flag A1
[Clearing conditions]
Read IMFA2 when IMFA2=1, then write 0 in IMFA2
[Setting conditions]
• 16TCNT2=GRA2 when GRA2 functions as an output compare register.
• 16TCNT2 value is transferred to GRA2 by an input capture signal when
0
1
GRA2 functions as an input capture register.
Input capture/compare match flag A0
0
1
[Clearing conditions]
Read IMFA1 when IMFA1=1, then write 0 in IMFA1
[Setting conditions]
• 16TCNT1=GRA1 when GRA1 functions as an output compare register.
• 16TCNT1 value is transferred to GRA1 by an input capture signal when
7
1
GRA1 functions as an input capture register.
[Clearing conditions]
Read IMFA0 when IMFA0=1, then write 0 in IMFA0
[Setting conditions]
• 16TCNT0=GRA0 when GRA0 functions as an output compare register.
• 16TCNT0 value is transferred to GRA0 by an input capture signal when
IMIEA2
GRA0 functions as an input capture register.
R/W
6
0
IMIEA1
R/W
5
0
IMIEA0
R/W
4
0
H'FFF64
3
1
Rev. 2.00 Sep 20, 2005 page 717 of 800
R/(W) *
IMFA2
(Initial value)
2
0
Appendix B Internal I/O Registers
(Initial value)
IMFA1
R/(W) *
1
0
(Initial value)
16-bit timer (all channels)
IMFA0
R/(W) *
(Initial value)
0
0
REJ09B0260-0200
(Initial value)
(Initial value)

Related parts for HD64F3026X25