CSM9S12XDT512SLK Freescale Semiconductor, CSM9S12XDT512SLK Datasheet - Page 83

no-image

CSM9S12XDT512SLK

Manufacturer Part Number
CSM9S12XDT512SLK
Description
KIT STUDENT LEARNING 16BIT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of CSM9S12XDT512SLK

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
2.3.1
Table 2-1
Freescale Semiconductor
gives an overview on all CRG registers.
Module Memory Map
1
2
3
CTFLG is intended for factory test purposes only.
FORBYP is intended for factory test purposes only.
CTCTL is intended for factory test purposes only.
Register Address = Base Address + Address Offset, where the Base Address
is defined at the MCU level and the Address Offset is defined at the module
level.
Address
Offset
0x_0A
0x_0B
0x_00
0x_01
0x_02
0x_03
0x_04
0x_05
0x_06
0x_07
0x_08
0x_09
CRG Force and Bypass Test Register (FORBYP)
CRG Reference Divider Register (REFDV)
CRG Interrupt Enable Register (CRGINT)
CRG COP Arm/Timer Reset (ARMCOP)
CRG COP Control Register (COPCTL)
CRG Clock Select Register (CLKSEL)
CRG Test Control Register (CTCTL)
CRG PLL Control Register (PLLCTL)
CRG RTI Control Register (RTICTL)
CRG Test Flags Register (CTFLG)
CRG Synthesizer Register (SYNR)
CRG Flags Register (CRGFLG)
MC9S12XDP512 Data Sheet, Rev. 2.21
Table 2-1. CRG Memory Map
Use
NOTE
1
3
Chapter 2 Clocks and Reset Generator (S12CRGV6)
2
Access
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
83

Related parts for CSM9S12XDT512SLK