CSM9S12XDT512SLK Freescale Semiconductor, CSM9S12XDT512SLK Datasheet - Page 618

no-image

CSM9S12XDT512SLK

Manufacturer Part Number
CSM9S12XDT512SLK
Description
KIT STUDENT LEARNING 16BIT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of CSM9S12XDT512SLK

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Chapter 17 Memory Mapping Control (S12XMMCV2)
The MMCCTL0 register is used to control external bus functions, i.e., availability of chip selects.
618
CS[3:0]E
Field
3–0
Chip Select Enables — Each of these bits enables one of the external chip selects CS3, CS2, CS1, and CS0
outputs which are asserted during accesses to specific external addresses. The associated global address
ranges are shown in
Chip selects are only active if enabled in normal expanded mode, Emulation expanded mode and special test
mode. The function disabled in all other operating modes.
0 Chip select is disabled
1 Chip select is enabled
XGATE write access to this register during an CPU access which makes use
of this register could lead to unexpected results.
1
When the internal NVM is enabled (see ROMON in
Register
memory block.
(MMCCTL1)”) the CS0 is not asserted in the space occupied by this on-chip
Global Address Range
0x00_0800–0x0F_FFFF
0x10_0000–0x1F_FFFF
0x20_0000–0x3F_FFFF
0x40_0000–0x7F_FFFF
Table 1-6
Table 17-4. MMCCTL0 Field Descriptions
MC9S12XDP512 Data Sheet, Rev. 2.21
Table 17-5. Chip Select Signals
and
Table 1-21
CAUTION
and
Description
Figure
Section 1.3.2.5, “MMC Control
1-23.
Asserted Signal
CS0
CS3
CS2
CS1
1
Freescale Semiconductor

Related parts for CSM9S12XDT512SLK