CSM9S12XDT512SLK Freescale Semiconductor, CSM9S12XDT512SLK Datasheet - Page 1027

no-image

CSM9S12XDT512SLK

Manufacturer Part Number
CSM9S12XDT512SLK
Description
KIT STUDENT LEARNING 16BIT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of CSM9S12XDT512SLK

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Port
AD1
J
1. Each cell represents one register with individual configuration bits
24.0.6
24.0.6.1
This register holds the value driven out to the pin if the pin is used as a general purpose I/O.
Writing to this register has only an effect on the pin if the pin is used as general purpose output.
When reading this address, the buffered state of the pin is returned if the associated data direction
register bit is set to “0”.
If the data direction register bits are set to logic level “1”, the contents of the data register is
returned. This is independent of any other configuration
24.0.6.2
This is a read-only register and always returns the buffered state of the pin
24.0.6.3
This register defines whether the pin is used as an input or an output.
If a peripheral module controls the pin the contents of the data direction register is ignored
(Figure
Data
yes
yes
24-68).
Registers
Data Register
Input Register
Data Direction Register
Direction
Data
yes
yes
Figure 24-68. Illustration of I/O Pin Functionality
Module
Table 24-60. Register Availability per Port
Input
yes
DDR
PTI
PT
module enable
data out
output enable
Reduced
Drive
0
1
yes
yes
0
1
0
1
Enable
Pull
yes
yes
(Figure
Polarity
Select
yes
24-68).
1
PIN
Wired-OR
Mode
(Figure
Interrupt
Enable
24-68).
yes
Interrupt
Flag
yes

Related parts for CSM9S12XDT512SLK