CSM9S12XDT512SLK Freescale Semiconductor, CSM9S12XDT512SLK Datasheet - Page 1172

no-image

CSM9S12XDT512SLK

Manufacturer Part Number
CSM9S12XDT512SLK
Description
KIT STUDENT LEARNING 16BIT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of CSM9S12XDT512SLK

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Chapter 28 256 Kbyte Flash Module (S12XFTX256K2V1)
1174
Clock Register
Written
Check
Address, Data,
Access Error and
Protection Violation
Check
Simultaneous
Multiple Flash Block
Decision
Bit Polling for
Command Completion
Check
Command
Buffer Empty Check
Read: FCLKDIV register
Figure 28-26. Example Data Compress Command Flow
1.
2.
3.
yes
Data Compress Signature
Read: FDATA registers
Write: Flash Address to start
compression and number of word
addresses to compress
Write: FCMD register
Data Compress Command 0x06
Write: FSTAT register
Clear CBEIF 0x80
START
FDIVLD
Set?
Read: FSTAT register
Read: FSTAT register
MC9S12XDP512 Data Sheet, Rev. 2.21
yes
ACCERR/
Signature
no
yes
CBEIF
yes
no
Write: FCLKDIV register
Block?
CCIF
Set?
Set?
PVIOL
Set?
Flash
Next
Valid?
EXIT
no
yes
no
yes
no
no
Clear ACCERR/PVIOL 0x30
Write: FSTAT register
by 128K (skip unimplemented Flash)
Decrement Global Address
NOTE: FCLKDIV needs to
be set once after each reset.
Flash Sector(s) Compressed
NOTE: address used to select
Flash block; data ignored.
Erase and Reprogram
Freescale Semiconductor

Related parts for CSM9S12XDT512SLK