CSM9S12XDT512SLK Freescale Semiconductor, CSM9S12XDT512SLK Datasheet - Page 1068

no-image

CSM9S12XDT512SLK

Manufacturer Part Number
CSM9S12XDT512SLK
Description
KIT STUDENT LEARNING 16BIT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of CSM9S12XDT512SLK

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Chapter 25 2 Kbyte EEPROM Module (S12XEETX2KV1)
25.6.1
Before the MCU can be unsecured in special single chip mode, the EEPROM memory must be erased
using the following method :
After the CCIF flag sets to indicate that the EEPROM mass operation has completed and assuming that the
Flash memory has also been erased, reset the MCU into special single chip mode. The BDM secure ROM
will verify that the Flash and EEPROM memory are erased and will assert the UNSEC bit in the BDM
status register. This BDM action will cause the MCU to override the Flash security state and the MCU will
be unsecured. Once the MCU is unsecured, BDM commands will be enabled and the Flash security byte
may be programmed to the unsecure state.
25.7
25.7.1
On each reset, the EEPROM module executes a reset sequence to hold CPU activity while loading the
EPROT register from the EEPROM memory according to
25.7.2
If a reset occurs while any EEPROM command is in progress, that command will be immediately aborted.
The state of a word being programmed or the sector / block being erased is not guaranteed.
25.8
The EEPROM module can generate an interrupt when all EEPROM command operations have completed,
when the EEPROM address, data, and command buffers are empty.
1070
EEPROM address, data, and command buffers empty
All EEPROM commands completed
Reset the MCU into special single chip mode, delay while the erase test is performed by the BDM
secure ROM, send BDM commands to disable protection in the EEPROM module, and execute a
mass erase command write sequence to erase the EEPROM memory.
Resets
Interrupts
Unsecuring the MCU in Special Single Chip Mode using BDM
EEPROM Reset Sequence
Reset While EEPROM Command Active
Vector addresses and their relative interrupt priority are determined at the
MCU level.
Interrupt Source
Table 25-10. EEPROM Interrupt Sources
MC9S12XDP512 Data Sheet, Rev. 2.21
NOTE
(ESTAT register)
(ESTAT register)
Interrupt Flag
CBEIF
CCIF
Table
25-1.
(ECNFG register)
(ECNFG register)
Local Enable
CBEIE
CCIE
Freescale Semiconductor
Global (CCR) Mask
I Bit
I Bit

Related parts for CSM9S12XDT512SLK