CSM9S12XDT512SLK Freescale Semiconductor, CSM9S12XDT512SLK Datasheet - Page 346

no-image

CSM9S12XDT512SLK

Manufacturer Part Number
CSM9S12XDT512SLK
Description
KIT STUDENT LEARNING 16BIT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of CSM9S12XDT512SLK

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Chapter 7 Enhanced Capture Timer (S12ECT16B8CV2)
7.3.2.28
Read: Anytime
Write used in the flag clearing mechanism. Writing a one to the flag clears the flag. Writing a zero will not
affect the current status of the bit.
All bits reset to zero.
PBFLG indicates when interrupt conditions have occurred. The flag can be cleared via the normal flag
clearing mechanism (writing a one to the flag) or via the fast flag clearing mechanism (Reference TFFCA
bit in
346
PBOVF
Reset
Field
1
Section 7.3.2.6, “Timer System Control Register 1
W
R
Pulse Accumulator B Overflow Flag — This bit is set when the 16-bit pulse accumulator B overflows from
0xFFFF to 0x0000, or when 8-bit pulse accumulator 1 (PAC1) overflows from 0x00FF to 0x0000.
When PACMX = 1, PBOVF bit can also be set if 8-bit pulse accumulator 1 (PAC1) reaches 0x00FF and an active
edge follows on PT1.
Pulse Accumulator B Flag Register (PBFLG)
0
0
7
When TFFCA = 1, the flag cannot be cleared via the normal flag clearing
mechanism (writing a one to the flag). Reference
System Control Register 1
= Unimplemented or Reserved
Figure 7-50. Pulse Accumulator B Flag Register (PBFLG)
0
0
6
Table 7-36. PBFLG Field Descriptions
MC9S12XDP512 Data Sheet, Rev. 2.21
0
0
5
(TSCR1)”.
NOTE
0
0
4
Description
(TSCR1)”).
0
0
3
Section 7.3.2.6, “Timer
0
0
2
PBOVF
Freescale Semiconductor
0
1
0
0
0

Related parts for CSM9S12XDT512SLK