R5F61525 RENESAS [Renesas Technology Corp], R5F61525 Datasheet - Page 419

no-image

R5F61525

Manufacturer Part Number
R5F61525
Description
32-Bit CISC Microcomputer H8SX Family H8SX/1500 Series
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet
12.3.1
RSR is a shift register which is used to receive serial data input from the RxD pin and converts it
into parallel data. When one frame of data has been received, it is transferred to RDR
automatically. RSR cannot be directly accessed by the CPU.
12.3.2
RDR is an 8-bit register that stores receive data. When the SCI has received one frame of serial
data, it transfers the received serial data from RSR to RDR where it is stored. This allows RSR to
receive the next data. Since RSR and RDR function as a double buffer in this way, continuous
receive operations can be performed. After confirming that the RDRF bit in SSR is set to 1, read
RDR only once. RDR cannot be written to by the CPU.
12.3.3
TDR is an 8-bit register that stores transmit data. When the SCI detects that TSR is empty, it
transfers the transmit data written in TDR to TSR and starts transmission. The double-buffered
structures of TDR and TSR enables continuous serial transmission. If the next transmit data has
already been written to TDR when one frame of data is transmitted, the SCI transfers the written
data to TSR to continue transmission. Although TDR can be read from or written to by the CPU at
all times, to achieve reliable serial transmission, write transmit data to TDR for only once after
confirming that the TDRE bit in SSR is set to 1.
Bit
Bit Name
Initial Value
R/W
Bit
Bit Name
Initial Value
R/W
Receive Shift Register (RSR)
Receive Data Register (RDR)
Transmit Data Register (TDR)
R/W
R
7
0
7
1
R/W
R
6
0
6
1
R/W
R
5
0
5
1
R/W
R
4
0
4
1
Section 12 Serial Communication Interface (SCI)
R/W
R
3
0
3
1
Rev. 3.00 Mar. 14, 2006 Page 381 of 804
R/W
R
2
0
2
1
R/W
R
1
0
1
1
REJ09B0104-0300
R/W
R
0
0
0
1

Related parts for R5F61525